Claims
- 1. A plurality of transistors formed on a semiconductor wafer comprising:
- at least one non-electrostatic discharge protection transistor, the at least one non-electrostatic discharge protection transistor including a first spacer region and a first impurity implant region encroaching the first spacer region; and
- at least one electrostatic discharge protection transistor, the at least one electrostatic discharge protection transistor formed at a predetermined angular offset from the non-electrostatic discharge protection transistor, the electrostatic discharge protection transistor including a second spacer region, and a second impurity implant region, wherein the second impurity implant region encroaches the second spacer region further than the first impurity implant region encroaches the first spacer region.
- 2. The plurality of transistors of claim 1 wherein the predetermined angular offset is 45.degree..
- 3. The plurality of transistors of claim 1 wherein the plurality of ESD and non-ESD transistors comprise NMOS transistors.
- 4. The plurality of transistors of claim 3 wherein each of the plurality of transistors includes a source/drain region, and wherein the impurity implant region in the at least one electrostatic discharge protection transistor comprises a phosphorous implant in the source/drain region.
Parent Case Info
This is a divisional of application Ser. No. 08/550,424 filed on Oct. 30, 1995, now U.S. Pat. No. 5,652,155.
Foreign Referenced Citations (1)
Number |
Date |
Country |
4-112567 |
Apr 1992 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
550424 |
Oct 1995 |
|