Claims
- 1. A semiconductor integrated circuit device comprising multiple stages of pairs of transistors of the first conduction type, wherein each transistor in each of said pairs of transistors has a separate source region, said separate source regions of each of said pairs of transistors receiving a common power supply voltage, said separate source regions of each of said pairs of transistors being arranged adjacent to each other in a channel length direction and facing each other in a channel length direction; and a substrate contact diffusion region having a second conduction type which is opposite to that of said separate source regions, said substrate contact diffusion region extending between said separate source regions of each of said pairs of transistors and between respective separate source regions of said pairs of transistors in adjacent stages, said substrate contact diffusion region extending to separate source regions of said pairs of transistors in adjacent stages and protruding towards channel forming regions of each of said pairs of transistors arranged in multiple stages having separate source regions.
- 2. A semiconductor integrated circuit device according to claim 1, wherein said substrate contact diffusion region has a higher impurity density than one of a well and a substrate.
- 3. A semiconductor integrated circuit device according to claim 1, wherein said substrate contact diffusion region between the separate source regions of each of said pairs of transistors includes a contact portion for connecting aluminum wiring.
- 4. A semiconductor integrated circuit device according to claim 1, wherein the distance of the substrate contact diffusion region between the separate source regions of each of said pair of transistors is less than 4 microns.
- 5. A semiconductor integrated circuit device comprising:
- a first power supply line;
- a second power supply line; and
- a plurality of inverter circuits being cascade-connected and each of said inverter circuits being connected to said first and second power supply lines, each of said inverter circuits being constituted by a first conduction type transistor and a second conduction type transistor, and a pair of transistors of the first conduction type each having a separate source region, said transistors of said pair of transistors are formed in two different inverter rows, wherein separate source regions of said pair of transistors of the first conduction type are connected to said first power supply line, the respective separate source regions of said pair of transistors of the first conduction type being arranged adjacent to each other in a channel length direction and facing each other in a channel length direction, and a substrate contact diffusion region having a second conduction type which is opposite to that of the separate source regions extends between said separate source regions of said pair of transistors of the first conduction type.
- 6. A semiconductor integrated circuit device according to claim 5, wherein said substrate contact diffusion region has a higher impurity density than a substrate.
- 7. A semiconductor integrated circuit device according to claim 5, wherein said first conduction type transistor is a P-channel type transistor and said second conduction type transistor is an N-channel type transistor, and said first power supply line is used for applying a high potential power supply to a source region of each P-channel type transistor of said inverter circuits and said second power supply line is used for applying a low potential power supply to a source region of each N-channel type transistor of said inverter circuits.
- 8. A semiconductor integrated circuit device according to claim 5, wherein said substrate contact diffusion region between the separate source regions of said pair of transistor of the first conduction type includes a contact portion for connecting aluminum wiring.
- 9. A semiconductor integrated circuit device according to claim 5, wherein the distance of the substrate contact diffusion region between the separate source regions of said pair of transistors of the first conduction type is less than 4 microns.
- 10. A semiconductor integrated circuit device according to claim 5, wherein said plurality of inverter circuits are arranged in plural rows, sequentially turned an even number of times and cascade-connected, the number of stages of the inverter circuits in each row being odd.
- 11. A semiconductor integrated circuit device according to claim 10, wherein an ON resistance value of said first conduction type transistor differs from that of said second conduction type transistor.
- 12. A semiconductor integrated circuit device according to claim 5, wherein said plurality of inverter circuits are arranged in a plurality of rows, sequentially turned an even number of times and cascade-connected, the number of stages of the inverter circuits in each row except the last row being odd and the last row being even.
- 13. A semiconductor integrated circuit device comprising:
- a first power supply line;
- a second power supply line; and
- a plurality of inverter circuits arranged in at least two inverter rows by connecting an output of one of said inverter circuits and an input of an adjacent one of said inverter circuits, said inverter rows being adjacently arranged, said inverter circuits being cascade-connected and each of said inverter circuits being connected to said first and second power supply lines, each of said inverter circuits being constituted by a first conduction type transistor and a second conduction type transistor, a pair of transistors of the first conduction type each having a separate source region, said transistors of said pair of transistors are formed in two different inverter rows, the separate source regions of said pair of transistors being arranged adjacent to each other in a channel length direction and facing each other in a channel length direction, said first conduction type transistor of each inverter circuit having a source region which is separate from a source region of said second conduction type transistor of each inverter circuit, source and drain regions of each of said first and second conduction type transistors of each inverter circuit being arranged so that conductive wiring layers connecting the respective source and drain regions of each of said first and second conduction type transistors of each inverter circuit intersect each other, and a first conductive layer having gate electrodes is disposed on the source and drain regions of each of said first and second conduction type transistors of one of the inverter circuits, one of the gate electrodes of the first conductive layer is orthogonal to one of said conductive wiring layers which connected to the drain regions of the first and second conduction type transistors of the inverter circuits.
- 14. A semiconductor integrated circuit device according to claim 13, wherein a plan shape of a wiring contact provide for each of the source and drain regions of said first and second conduction type transistors is hexagonal.
- 15. A semiconductor integrated circuit device according to claim 13, wherein said one of said conductive wiring layers for connecting the drain regions of said first and second conduction type transistors of said one of the inverter circuits with each other is connected to a second conductive layer having respective gate electrodes of a next stage inverter circuit.
- 16. A semiconductor integrated circuit device according to claim 13, wherein said plurality of inverter circuits are arranged in plural rows, sequentially turned an even number of times and cascade-connected, the number of stages of the inverter circuits in each row being odd.
- 17. A semiconductor integrated circuit device according to claim 16, wherein an ON resistance value of said first conduction type transistor differs from that of said second conduction type transistor.
- 18. A semiconductor integrated circuit device according to claim 13, wherein said plurality of inverter circuits are arranged in a plurality of rows, sequentially turned an even number of times and cascade-connected, the number of stages of the inverter circuits in each row except the last row being odd and the last row being even.
- 19. A semiconductor integrated circuit device according to claim 13, wherein said one of said conductive wiring layers for connecting the drain regions of said first and second conduction type transistors of said one of the inverter circuits with each other has a curved portion opposite to a curved portion of the first conductive layer having the gate electrodes of said first and second conduction type transistors of said one of the inverter circuits.
Priority Claims (3)
Number |
Date |
Country |
Kind |
63-216387 |
Sep 1988 |
JPX |
|
63-216388 |
Sep 1988 |
JPX |
|
63-216389 |
Sep 1988 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/722,353, filed Jun. 18, 1991, now abandoned, which in turn is a continuation of application Ser. No. 07/400,909, filed Aug. 30, 1989, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (9)
Number |
Date |
Country |
54-32082 |
Sep 1979 |
JPX |
55-52266 |
Apr 1980 |
JPX |
58-116763 |
Jul 1983 |
JPX |
59-158546 |
Sep 1984 |
JPX |
59-165448 |
Sep 1984 |
JPX |
60-64473 |
Apr 1985 |
JPX |
60-123053 |
Jul 1985 |
JPX |
60-154553 |
Aug 1985 |
JPX |
62-247619 |
Oct 1987 |
JPX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin, vol. 28, No. 11 Apr. 1986, "Source/Drain Personalization of High Density CMOS Read-Only Store", p. 4872. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
722353 |
Jun 1991 |
|
Parent |
400909 |
Aug 1989 |
|