Claims
- 1. A semiconductor device comprising:a semiconductor region comprising a channel region, a source region, a drain region, and at least one lower impurity concentration region interposed between said channel region and said source or said drain region; a gate insulating film on at least said channel region; and a gate electrode on said gate insulating film, wherein said source and said drain regions comprise metal silicide regions, and wherein said lower impurity concentration region is not covered with said metal silicide region.
- 2. The semiconductor device of claim 1 wherein a sheet resistance of said metal silicide regions is 10-50 Ω/square and a sheet resistance of said lower impurity concentration region is 10-100 kΩ/square.
- 3. The semiconductor device of claim 1 wherein said metal is one selected from the group consisting of titanium, nickel, molybdenum, tungsten, platinum, and palladium.
- 4. The semiconductor device of claim 1 wherein said semiconductor region comprises crystalline silicon.
- 5. The semiconductor device of claim 1 wherein said semiconductor device is an active matrix type liquid crystal display device.
- 6. A semiconductor integrated circuit comprising:a semiconductor region comprising a channel region, a source region, a drain region, and at least one lower impurity concentration region interposed between said channel region and said source or said drain region; a gate insulating film on at least said channel region; and a gate electrode on said gate insulating film, wherein said source and said drain regions comprise metal silicide regions, and wherein said lower impurity concentration region is not covered with said metal silicide region.
- 7. The semiconductor integrated circuit of claim 6 wherein a sheet resistance of said metal silicide regions is 10-50 Ω/square and a sheet resistance of said lower impurity concentration region is 10-100 kΩ/square.
- 8. The semiconductor integrated circuit of claim 6 wherein said metal is one selected from the group consisting of titanium, nickel, molybdenum, tungsten, platinum, and palladium.
- 9. The semiconductor integrated circuit of claim 6 wherein said semiconductor region comprises crystalline silicon.
- 10. A semiconductor device comprising:a semiconductor layer on an insulating surface, said semiconductor layer comprising a channel region, a source region, a drain region, and at least one lower impurity concentration region interposed between said channel region and said source or said drain region; a gate insulating film on at least said channel region; and a gate electrode on said gate insulating film, wherein said source and said drain regions comprise metal slicide regions, and wherein said lower impurity concentration region is not covered with said metal silicide region.
- 11. The semiconductor device of claim 10 wherein a sheet resistance of said metal silicide regions is 10-50 Ω/square and a sheet resistance of said lower impurity concentration region is 10-100 kΩ/square.
- 12. The semiconductor device of claim 10 wherein said metal is one selected from the group consisting of titanium, nickel, molybdenum, tungsten, platinum, and palladium.
- 13. The semiconductor device of claim 10 wherein said semiconductor region comprises crystalline silicon.
- 14. The semiconductor device of claim 10 wherein said semiconductor device is an active matrix type liquid crystal display device.
- 15. A semiconductor integrated circuit comprising:a semiconductor layer on an insulating surface, said semiconductor layer comprising a channel region, a source region, a drain region and at least one lower impurity concentration region interposed between said channel region and said source or said drain region; a gate insulating film on at least said channel region; and a gate electrode adjacent to said gate insulating film, wherein said source and said drain regions comprise metal silicide regions, and wherein said lower impurity concentration region is not covered with said metal silicide region.
- 16. The semiconductor integrated circuit of claim 15 wherein a sheet resistance of said metal silicide regions is 10-50/square and a sheet resistance of said lower impurity concentration region is 10-100 k/square.
- 17. The semiconductor integrated circuit of claim 15 wherein said metal is one selected from the group consisting of titanium, nickel, molybdenum, tungsten, platinum, and palladium.
- 18. The semiconductor integrated circuit of claim 15 wherein said semiconductor region comprises crystalline silicon.
- 19. A semiconductor device comprising:a semiconductor region comprising a channel region, a pair of lower impurity concentration regions between which said channel region extends, and source and drain regions adjacent to said lower impurity concentration regions; a gate insulating film on at least said channel region; and a gate electrode on said gate insulating film, wherein said source and drain regions comprise metal silicide regions, and wherein said lower impurity concentration regions are not covered with said metal silicide regions.
- 20. The semiconductor device of claim 19 wherein a sheet resistance of said second impurity regions is 10-50 Ω/square and a sheet resistance of said first impurity regions is 10-100 kΩ/square.
- 21. The semiconductor device of claim 19 wherein said metal is one selected from the group consisting of titanium, nickel, molybdenum, tungsten, platinum, and palladium.
- 22. The semiconductor device of claim 19 wherein said semiconductor region comprises crystalline silicon.
- 23. The semiconductor device of claim 19 wherein said semiconductor device is an active matrix type liquid crystal display device.
- 24. A semiconductor device comprising:a semiconductor layer on an insulating surface, said semiconductor layer comprising a channel region, a pair of lower impurity concentration regions between which said channel region extends, and source and drain regions adjacent to said lower impurity concentration regions; a gate insulating film on at least said channel region; and a gate electrode on said gate insulating film, wherein said source and drain regions comprise metal silicide regions, and wherein said lower impurity concentration regions are not covered with said metal silicide regions.
- 25. The semiconductor device of claim 24 wherein a sheet resistance of said second impurity regions is 10-50 Ω/square and a sheet resistance of said first impurity regions is 10-100 kΩ/square.
- 26. The semiconductor device of claim 24 wherein said metal is one selected from the group consisting of titanium, nickel, molybdenum, tungsten, platinum, and palladium.
- 27. The semiconductor device of claim 24 wherein said semiconductor region comprises crystalline silicon.
- 28. The semiconductor device of claim 24 wherein said semiconductor device is an active matrix type liquid crystal display device.
- 29. A semiconductor device comprising:a semiconductor region comprising a channel region, a source region, a drain region, and at least one lower impurity concentration region interposed between said channel region and said source or drain region; a gate insulating film on at least said channel region; and a gate electrode on said gate insulating film, wherein said source and drain regions comprise metal silicide regions, and wherein said lower impurity concentration region is not covered with said metal silicide region, and wherein said lower impurity concentration region is in contact with one of the metal silicide regions.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-301174 |
Nov 1993 |
JP |
|
5-301176 |
Nov 1993 |
JP |
|
Parent Case Info
This is a division of application Ser. No 08/815,070, filed Mar. 11, 1997, now U.S. Pat. No. 6,218,678, which is a divisional of application Ser. No. 08/334,335, filed Nov. 2, 1994, now U.S. Pat. No. 5,648,277.
US Referenced Citations (26)
Foreign Referenced Citations (30)
Number |
Date |
Country |
0 178 447 |
Apr 1986 |
EP |
54-070762 |
Jun 1979 |
JP |
56-146231 |
Nov 1981 |
JP |
57-094482 |
Jun 1982 |
JP |
57-193291 |
Nov 1982 |
JP |
58-092213 |
Jun 1983 |
JP |
60-055665 |
Mar 1985 |
JP |
60-224272 |
Nov 1985 |
JP |
61-224360 |
Oct 1986 |
JP |
62-039068 |
Feb 1987 |
JP |
63-223788 |
Sep 1988 |
JP |
64-045162 |
Feb 1989 |
JP |
01-192173 |
Aug 1989 |
JP |
01-241862 |
Sep 1989 |
JP |
02-084770 |
Mar 1990 |
JP |
02-159730 |
Jun 1990 |
JP |
02-228041 |
Sep 1990 |
JP |
03-009529 |
Jan 1991 |
JP |
03-062971 |
Mar 1991 |
JP |
03-165575 |
Jul 1991 |
JP |
04-147629 |
May 1992 |
JP |
05-021801 |
Jan 1993 |
JP |
05-074702 |
Mar 1993 |
JP |
05-114724 |
May 1993 |
JP |
05-142577 |
Jun 1993 |
JP |
05-275448 |
Oct 1993 |
JP |
6-013397 |
Jan 1994 |
JP |
60-224275 |
Nov 1995 |
JP |
60-245124 |
Dec 1995 |
JP |
2759415 |
May 1998 |
JP |
Non-Patent Literature Citations (4)
Entry |
Makino, “Application of Polyimide Resin to Semiconductor Devices in Japan,” Mar./Apr. 1988, pp. 15-23, IEEE Electrical Insulation Magazine vol. 4. No. 2.* |
Specifications and Drawings for application Ser. No. 09/409,899, “Laser Processing Apparatus and Laser Processing Process”, Filed Oct. 1, 1999, pp. 1-30, 9 pages of drawings, Inventor: Hideto Ohnuma et al. |
Specifications and Drawings for Related application Ser. No. 09/409,662, “Method of Fabricating a MIS Transistor”, Files Sep. 30, 1999, pp. 1-29, 9 pages of drawings, Inventor: Sunpei Yamazaki. |
Specifications and Drawings for the New Divisional application Based on Ser. No. 08/815,070, “A Semiconductor Device and a Manufacturing Method Thereof”, filed Feb. 9, 2001, pp. 1-37, 8 pages of drawings, Inventor: Hongyong Zhang et al. |