 
                 Patent Application
 Patent Application
                     20250151348
 20250151348
                    This application claims priority under 35 U.S.C. § 119 to Chinese patent application 202311451617.0, filed Nov. 2, 2023, the entire disclosure of which is incorporated herein by reference.
The present disclosure relates to the field of semiconductors, and more particularly, to a semiconductor device having an active area and a terminal area surrounding the active area, and a manufacturing method thereof.
In the existing semiconductor device, taking an ultra-fast diode (hyper-fast diode) as an example, when the ultra-fast diode is turned off at a high speed and a high DC voltage, a dynamic avalanche breakdown phenomenon can occur. The current distribution and electric field distribution inside the diode become uneven, resulting in current concentration, easily causing the device to burn out. There can be current filaments and high electric field peaks at pn junctions and bottom nn+ junctions, and thus the diode can be damaged. The ultra-fast diode as shown in 
Other examples e.g. a metal-oxide-semiconductor field effect transistor (MOSFET) and an insulated-gate bipolar transistor (IGBT) also have the same problems.
Therefore, it is necessary to provide an improved semiconductor device to solve the aforementioned technical problems.
In the first aspect, the present disclosure provides a semiconductor device, having an active area and a terminal area surrounding the active area. The semiconductor device includes: a semiconductor substrate having a first conductivity type, the semiconductor substrate including a first side and a second side opposite to each other; a base region having a second conductivity type, located in the active area and on the second side of the semiconductor substrate; a plurality of annular subregions having the second conductivity type, located in the terminal area and on the second side of the semiconductor substrate, and spaced apart from each other; an insulating layer, located in the terminal area and on one side of the plurality of annular subregions away from the semiconductor substrate, where the insulating layer is provided with a first insulating layer opening; and a first conductive layer, located in the active area and the terminal area and on one side of the base region and the insulating layer away from the semiconductor substrate. The plurality of annular subregions includes a first annular subregion, and the first annular subregion is in contact with the base region; the first conductive layer includes a first portion, and a plurality of second portions surrounding the first portion in the terminal area, where the first portion is spaced apart from the plurality of second portions and extends from a part of the active area, crossing a junction between the active area and the terminal area, to a part of the terminal area, and the plurality of second portions are spaced apart from each other; and the first annular subregion includes a plurality of annular structures having the second conductivity type and in contact with each other, and the base region and the first annular structure of the plurality of annular structures in contact with the base region come into contact with the first portion through the first insulating layer opening.
In some embodiments, the insulating layer is further provided with a plurality of second insulating layer openings; each of the second portions of the first conductive layer corresponds to one second insulating layer opening, and all the second portions respectively correspond to the different second insulating layer openings; and except for the first annular structure, the other annular structures are respectively in contact with the corresponding second portions through the respective second insulating layer openings.
In some embodiments, the first conductivity type is n-type; the second conductivity type is p-type; and the semiconductor substrate is an n-type region, the base region is a p-type region, the plurality of annular subregions are a plurality of p-type annular subregions, the first annular subregion is a first p-type annular subregion, and the annular structures are p-type annular structures.
In some embodiments, the plurality of p-type annular subregions are all annular and are arranged around the p-type region; in any two adjacent p-type annular structures, the p-type annular structure away from the p-type region is arranged around the p-type annular structure close to the p-type region; orthographic projections of any two adjacent p-type annular structures on the n-type region overlap each other so that each of the p-type annular structures includes an overlapping area and a non-overlapping area; the orthographic projections are formed on a surface of the n-type region by the p-type annular structures perpendicular to the surface of the n-type region; and the depth of the part of each of the p-type annular structures in the non-overlapping area is greater than that of the part of each of the p-type annular structures in the overlapping area.
In some embodiments, the plurality of p-type annular subregions further include a plurality of second p-type annular subregions distributed around the first p-type annular subregion and spaced apart from each other, the plurality of second p-type annular subregions being sequentially disposed in a direction from the active area to the terminal area; and the plurality of second p-type annular subregions respectively contact the corresponding second portions through the corresponding second insulating layer openings of the plurality of second insulating layer openings.
In some embodiments, in a plane perpendicular to a surface of the n-type region and parallel to a direction from the active area to the terminal area, a recess is formed in an area where any two adjacent p-type annular structures are in contact with each other; and the recess is recessed towards a direction away from the n-type region.
In some embodiments, the doping concentration of the plurality of p-type annular structures is different from that of the plurality of second p-type annular subregions; and/or the doping depth of the plurality of p-type annular structures is different from that of the plurality of second p-type annular subregions.
In some embodiments, the doping depth of the plurality of p-type annular subregions is greater than that of the p-type region.
In some embodiments, the plurality of p-type annular structures includes two or three p-type annular structures.
In some embodiments, an orthographic projection of the p-type annular structure contacting the p-type region on the n-type region overlaps an orthographic projection of the p-type region on the n-type region, and the orthographic projection is a projection formed on the surface of the n-type region by the p-type annular structure perpendicular to the surface of the n-type region.
In some embodiments, the doping concentration and doping depth of the part of each of the p-type annular structures in the overlapping area are smaller than those of the other parts of each of the p-type annular structures, respectively.
In another aspect, the present disclosure provides a method for forming a semiconductor device, where the semiconductor device has an active area and a terminal area surrounding the active area; the method includes: providing a semiconductor substrate having a first conductivity type, the semiconductor substrate including a first side and a second side opposite to each other; forming a base region having a second conductivity type on the second side of the semiconductor substrate, the base region being located in the active area; forming a plurality of annular subregions having the second conductivity type on the second side of the semiconductor substrate, the annular subregions being located in the terminal area and spaced apart from each other; forming an insulating layer on one sides of the plurality of annular subregions away from the semiconductor substrate, the insulating layer being located in the terminal area and provided with a first insulating layer opening; and forming a first conductive layer on one sides of the base region and the insulating layer away from the semiconductor substrate, the first conductive layer being located in the active area and the terminal area, where forming the plurality of annular subregions includes forming a first annular subregion, the first annular subregion being in contact with the base region; forming the first conductive layer includes forming a first portion, and forming a plurality of second portions surrounding the first portion in the terminal area and spaced apart from each other, where the first portion is formed to be spaced apart from the plurality of second portions, and is allowed to extend from a part of the active area, crossing a junction between the active area and the terminal area, to a part of the terminal area; and forming the first annular subregion includes forming a plurality of annular structures having the second conductivity type and in contact with each other, where the base region and the first annular structure of the plurality of annular structures in contact with the base region come into contact with the first portion through the first insulating layer opening.
In some embodiments, the insulating layer is further provided with a plurality of second insulating layer openings; each of the second portions of the first conductive layer corresponds to one second insulating layer opening, and all the second portions respectively correspond to the different second insulating layer openings; and except for the first annular structure, the other annular structures are respectively in contact with the corresponding second portions through the respective second insulating layer openings.
In some embodiments, the first conductivity type is n-type; the second conductivity type is p-type; and the semiconductor substrate is an n-type region, the base region is a p-type region, the plurality of annular subregions are a plurality of p-type annular subregions, the first annular subregion is a first p-type annular subregion, and the annular structures are p-type annular structures.
In some embodiments, forming the plurality of p-type annular subregions further includes: forming a plurality of second p-type annular subregions spaced apart from each other, the plurality of second p-type annular subregions being sequentially disposed in a direction from the active area to the terminal area, and spaced apart from the first p-type annular subregion, where forming the first p-type annular subregion and forming the plurality of second p-type annular subregions are performed simultaneously.
In some embodiments, forming the plurality of p-type annular subregions includes: coating the second side of the n-type region with a photoresist layer to form a photoresist pattern, forming a plurality of p-type annular layers and a plurality of second p-type annular sublayers by means of ion implantation under the condition that the photoresist pattern is used as a mask, with the adjacent p-type annular layers being spaced apart by a first spacing, and the adjacent second p-type annular sublayers being spaced apart by a second spacing, where the first spacing is smaller than the second spacing; removing the photoresist pattern; and performing high-temperature treatment on the plurality of p-type annular layers and the plurality of second p-type annular sublayers to further diffuse the implanted ions, making it possible to form a plurality of p-type annular structures and the plurality of second p-type annular subregions, and further allowing orthographic projections of any two adjacent p-type annular structures on the n-type region to overlap each other, with each of the p-type annular structures including an overlapping area and a non-overlapping area, the orthographic projections being formed on a surface of the n-type region by the p-type annular structures perpendicular to the surface of the n-type region, and the orthogonal projections of any two adjacent second p-type annular subregions on the n-type region do not overlap each other, where the depth of the part of each of the p-type annular structures in the non-overlapping area is greater than that of the part of each of the p-type annular structures in the overlapping area.
In some embodiments, forming the plurality of p-type annular subregions includes: coating the second side of the n-type region with a photoresist layer to form a photoresist pattern, forming a plurality of p-type annular layers by means of ion implantation under the condition that the photoresist pattern is used as a mask, with the adjacent p-type annular layers being spaced apart by a first spacing; removing the photoresist pattern; and performing high-temperature treatment on the plurality of p-type annular layers to further diffuse the implanted ions, making it possible to form a plurality of p-type annular structures, and further allowing orthographic projections of any two adjacent p-type annular structures on the n-type region to overlap each other, with each of the p-type annular structures including an overlapping area and a non-overlapping area, where the orthographic projections are formed on a surface of the n-type region by the p-type annular structures perpendicular to the surface of the n-type region; and the depth of the part of each of the p-type annular structures in the non-overlapping area is greater than that of the part of each of the p-type annular structures in the overlapping area.
According to various disclosed embodiments, the following accompanying drawings are only examples for illustrative purposes and are not intended to limit the scope of the present disclosure.
    
    
    
    
    
    
    
    
    
    
    
    
    
    
    
    
    
    
    
    
    
    
    
The present disclosure will now be described more specifically with reference to the following embodiments. It should be noted that the following descriptions of some embodiments presented herein are for illustrative and descriptive purposes only. It is not exhaustive or limited to the precise form disclosed.
  
The semiconductor device also includes the following layers:
In the existing semiconductor device, taking an ultra-fast diode as an example, when the ultra-fast diode is turned off at a high speed and a high DC voltage, a dynamic avalanche breakdown phenomenon can occur. The current distribution and electric field distribution inside the diode become uneven, resulting in current concentration, easily causing the device to burn out. There can be current filaments and high electric field peaks at pn junctions and bottom nn+ junctions, and thus the diode can be damaged.
In order to solve the above technical problems in the related art, the present disclosure provides a semiconductor device. 
In some embodiments, the first conductive layer 7 is used as an anode of the semiconductor device. In some embodiments, the second conductive layer 3 is used as a cathode of the semiconductor device. In some embodiments, a pn junction is formed at an interface between the plurality of p-type annular subregions 5 and the n-type region 1, and another pn junction is formed at an interface between the p-type region 4 and the n-type region 1 (the pn junctions are not shown in the drawings).
In some embodiments, the first conductive layer 7 can be made of metal, non-metal, or alloy materials. For example, the first conductive layer 7 can be made of aluminum-silicon alloy. In some embodiments, the second conductive layer 3 can have a single-layer or multi-layer structure. For example, the second conductive layer 3 can have a three-layer structure composed of titanium, nickel, and copper. In other embodiments, the second conductive layer 3 can be made of a metal material such as titanium, nickel, or silver. In some embodiments, the passivation layer 8 can be made of polyimide, silicon nitride, or the like.
In some embodiments, as shown in 
In some embodiments of the present disclosure, as shown in 
In the embodiment shown in 
In the embodiment of the present disclosure, the orthographic projection refers to a projection formed on a surface of an object (e.g., the n-type region 1) by irradiating another object (e.g., the p-type annular structure 11) with light. In the embodiment of the present disclosure, the orthographic projections of the two p-type annular structures 11 on the n-type region 1 overlap each other. Based on this, it can be known that the direction of the light is from the p-type annular structure 11 to the n-type region 1, so that the orthographic projection of the p-type annular structure 11 is obtained, and this orthographic projection is on the surface of the n-type region 1. The adjacent p-type annular structures 11 correspond to the two orthographic projections, and the two orthographic projections overlap with each other, thus indicating that the adjacent p-type annular structures 11 overlap each other.
In the embodiment of the present disclosure, the p-type annular structures 11 are formed by ion implantation or the like. In the two adjacent p-type annular structures 11 formed by ion implantation or the like, the implanted ions in one of the p-type annular structures 11 diffuse into the other p-type annular structure 11, and the implanted ions in the other p-type annular structure 11 diffuse into the one p-type annular structure 11, that is, the orthographic projections of the two adjacent p-type annular structures 11 on the n-type region 1 overlap each other, so that each of the p-type annular structures 11 includes an overlapping area OA and a non-overlapping area NOA. That is, each of the p-type annular structures 11 includes the overlapping area OA overlapping with the adjacent p-type annular structure 11, and the non-overlapping area NOA not overlapping with the adjacent p-type annular structure 11.
In the embodiment of the present disclosure, the insulating layer 6 is made of an oxide, e.g. silicon oxide (e.g., thermal silicon oxide or a deposit of silicon oxide).
In the embodiment of the present disclosure, as shown in 
In the embodiment of the present disclosure, the plurality of p-type annular subregions 5 are all annular, for example, as shown in 
In the embodiment of the present disclosure, as shown in 
In the embodiment of the present disclosure, as shown in 
In the present disclosure, there is no limitation on the length of the first p-type annular subregion 51 and the length of each of the second p-type annular subregions 52. The length of the first p-type annular subregion 51 refers to a dimension of the first p-type annular subregion 51 in the direction from the active area AA toward the terminal area TA. The length of each of the second p-type annular subregions 52 refers to a dimension of the second p-type annular subregion 52 in the direction from the active area AA toward the terminal area TA. In the embodiment of the present disclosure, the length of the first p-type annular subregion 51 can or cannot be equal to that of each of the second p-type annular subregions 52. As shown in 
In some embodiments, each of the p-type annular subregions 5 is a continuously formed annular region (as shown in 
  
  
In the embodiment of the present disclosure, as shown in 
In the embodiment of the present disclosure, the first conductive layer 7 forms ohmic contact with the plurality of p-type annular subregions 5, the plurality of p-type annular structures 11 and the p-type region 4. In the embodiment of the present disclosure, the plurality of p-type annular subregions 5, the plurality of p-type annular structures 11 and the p-type region 4 are heavily doped, thereby facilitating the formation of the ohmic contact. Specifically, in the p-type region 4 and the plurality of p-type annular structures 11, the p-type annular structures 11 in contact with the p-type region 4 form ohmic contact with the first portion 12 through the same insulating layer opening 10 closest to p-type region 4 in the plurality of insulating layer openings 10, and the other p-type annular structures 11 respectively form ohmic contact with the corresponding second portions 13 through the corresponding insulating layer openings 10. The plurality of second p-type annular subregions 52 respectively form ohmic contact with the corresponding second portions 13 through the corresponding insulating layer openings 10.
In the embodiment of the present disclosure, the n-type region 1 can be made of any suitable material, e.g. silicon. In the embodiment of the present disclosure, the substrate dopants of the p-type region 4, the plurality of p-type annular structures 11 and the plurality of second p-type annular subregions 52 can be any suitable material, e.g. boron and aluminum. That is, the p-type region 4, the plurality of p-type annular structures 11 and the plurality of second p-type annular subregions 52 are formed by implanting boron or aluminum ions into the n-type region 1. In the embodiment of the present disclosure, the n+ type diffusion layer 2 is formed by implanting phosphorus ions, arsenic ions, or antimony ions into the n-type region 1.
In the optional embodiments of the present disclosure, the doping concentration of the plurality of p-type annular structures 11 can be the same as or different from the doping concentration of the plurality of second p-type annular subregions 52. In the embodiment of the present disclosure, the doping depth of the plurality of p-type annular structures 11 can be the same as or different from the doping depth of the plurality of second p-type annular subregions 52.
In the embodiment of the present disclosure, the doping concentration of each of the p-type annular structures 11 can be within a range of 1E15 cm−3 to 1E20 cm 3. In the embodiment of the present disclosure, the doping concentration of each of the second p-type annular subregions 52 can be within a range of 1E15 cm−3 to 1E20 cm−3.
In the embodiment of the present disclosure, the doping depth of each of the p-type annular structures 11 can be within a range of 2 μm to 50 μm. In the embodiment of the present disclosure, the doping depth of each of the second p-type annular subregions 52 can be within a range of 2 μm to 50 μm.
In the embodiment of the present disclosure, as shown in 
In the embodiment of the present disclosure, as shown in 
In the embodiment of the present disclosure, the doping concentration of the p-type region 4 can be within a range of 1E15 cm−3 to 1E20 cm−3. In the embodiment of the present disclosure, the doping depth of the p-type region 4 can be within a range of 2 μm to 50 μm.
As shown in 
In the embodiment of the present disclosure, as shown in 
In the semiconductor device in the embodiment as shown in 
For semiconductor devices provided by the embodiments according to the present disclosure, such as an ultra-fast diode/a hyper-fast diode, a metal-oxide-semiconductor field effect transistor (MOSFET) and an insulated-gate bipolar transistor (IGBT), the durability thereof is greatly improved, and they have better reverse recovery behavior when being in a reverse recovery state.
  
In another aspect, the present disclosure provides a method for manufacturing the semiconductor device. 
S1, as shown in 
S2, as shown in 
S3, as shown in 
in the embodiment of the present disclosure, the plurality of p-type annular subregions 5 and the p-type region 4 are formed by implanting boron or aluminum ions into the semiconductor substrate e.g. the n-type region 1; in the embodiment of the present disclosure, the step (i.e., step S2) of forming the n+ type diffusion layer 2 on the first side of the n-type region 1 can be performed before or after the step (i.e., step S3) of forming the p-type region 4 on the second side of the n-type region 1 and forming the plurality of p-type annular subregions 5 on the second side of the n-type region 1; in the step (i.e., step S3) of forming the p-type region 4 on the second side of the n-type region 1 and forming the plurality of p-type annular subregions 5 on the second side of the n-type region 1, the p-type region 4 and the plurality of p-type annular subregions 5 can be formed at the same time or be not formed at the same time, without limitation;
S4, as shown in 
in the embodiment of the present disclosure, the plurality of insulating layer openings 10 are formed by patterning and etching processes; in the embodiment of the present disclosure, the insulating layer 6 is made of an oxide, e.g. silicon oxide (e.g., thermal silicon oxide or a deposit of silicon oxide); and
S5, as shown in 
In the embodiment of the present disclosure, the one sides of the p-type region 4 and the insulating layer 6 away from the n-type region 1 are coated with a conductive layer material (such as aluminum-silicon alloy) by a sputtering process, and the conductive layer material is patterned, etched, and sintered to form the first conductive layer 7.
In the embodiment of the present disclosure, forming the plurality of p-type annular subregions 5 includes forming a first p-type annular subregion 51. The first p-type annular subregion 51 is in contact with the p-type region 4. Forming the first p-type annular subregion 51 includes forming a plurality p-type annular structures 11 in contact with each other, each of the p-type annular structures 11 corresponding to one insulating layer opening 10. All the p-type annular structures 11 respectively correspond to the different insulating layer openings 10; and the plurality of p-type annular structures 11 contact the first conductive layer 7 through the corresponding insulating layer openings 10.
In the embodiment of the present disclosure, forming the plurality of p-type annular subregions 5 further includes forming a plurality of second p-type annular subregions 52 distributed around the first p-type annular subregion 51 and spaced apart from each other, where the plurality of second p-type annular subregions 52 are sequentially disposed in a direction from the active area AA to the terminal area TA; and the plurality of second p-type annular subregions 52 respectively contact corresponding second portions 13 through the corresponding insulating layer openings 10 of the plurality of insulating layer openings 10.
In the embodiment of the present disclosure, the first p-type annular subregion 51 and the plurality of second p-type annular subregions 52 can be formed at the same time or be not formed at the same time, without limitation.
In an alternative embodiment, the insulating layer 6 can only consist of the one first insulating layer opening 10, without the plurality of second insulating layer openings. That is, the insulating layer 6 is provided so that the plurality of second p-type annular subregions 52 are electrically insulated from the first conductive layer 7. In the p-type region 4 and the plurality of p-type annular structures 11, the first p-type annular structure 11 in contact with the p-type region 4 contacts (for example, directly contacts) a first portion 12 through the first insulating layer opening 10, and the other p-type annular structures 11 do not contact the second portions 13.
  
S31, as shown in 
S32, as shown in 
in the embodiment of the present disclosure, forming the p-type region 4 on the second side of the n-type region 1 in step S3 includes the following steps: in step S32, as shown in 
S33, as shown in 
S34, as shown in 
In the embodiment of the present disclosure, the first spacing d1 satisfies the following condition: 0<d1<2×X0, where X0 represents the depth of the part of each of the p-type annular structures 11 in the non-overlapping area NOA. Preferably, the first spacing d1 is 0.5×X0, 1.0×X0 or 1.5×X0. In the embodiment of the present disclosure, the second spacing d2 satisfies the following condition: d2>2×X0. Therefore, in the formation of the plurality of p-type annular subregions 5 through the above steps S31 to S34, the orthogonal projections of any two adjacent p-type annular structures 11 on the n-type region 1 overlap each other, while the orthogonal projections of any two adjacent second p-type annular subregions 52 on the n-type region 1 do not overlap each other. The orthographic projections of the adjacent second p-type annular subregion 52 and the p-type annular structure 11 on the n-type region 1 do not overlap each other.
In the embodiment of the present disclosure, during the high-temperature treatment, the maximum temperature can be 1150° C., 1175° C., 1200° C., or 1250° C.; and the time of duration at the maximum temperature can be 60 min, 120 min, . . . , or 900 min. The maximum temperature and the time of duration can be determined according to actual needs, and are not limited thereto.
In the embodiment of the present disclosure, forming the p-type region 4 on the second side of the n-type region 1 in step S3 includes the following steps: in step S34, as shown in 
In the embodiment of the present disclosure, there is no limitation on the number of the plurality of p-type annular structures 11 in the first p-type annular subregions 51. The number of the second p-type annular subregions 52 is also not limited. In an alternative embodiment, the plurality of second p-type annular subregions 52 are not included, and instead only one first p-type annular subregion 51 is included and distributed within the entire terminal area TA.
  
S31′, coating the second side of the n-type region 1 with a photoresist layer to form a photoresist pattern;
S32′, forming a plurality of p-type annular layers by means of ion implantation under the condition that the photoresist pattern is used as a mask, with the adjacent p-type annular layers being spaced apart by a first spacing d1;
S33′, removing the photoresist pattern; and
S34′, performing high-temperature treatment on the plurality of p-type annular layers to further diffuse the injected ions, making it possible to form the plurality of p-type annular structures 11, and further allowing orthographic projections of any two adjacent p-type annular structures 11 on the n-type region 1 to overlap each other, with each of the p-type annular structures 11 including an overlapping area OA and a non-overlapping area NOA, where the orthographic projections are formed on a surface of the n-type region 1 by the p-type annular structures 11 perpendicular to the surface of the n-type region 1; and the depth of the part of each of the p-type annular structures 11 in the non-overlapping area NOA is greater than that of the part of each of the p-type annular structures 11 in the overlapping area OA.
In the embodiment of the present disclosure, after the step (i.e., step S6) of forming the first conductive layer 7 on one sides of the p-type region 4 and the insulating layer 6 away from the n-type region 1, the method further includes: forming a second conductive layer 3 on the side of the n+ type diffusion layer 2 away from the n-type region 1; and forming a passivation layer 8 on the side of the first conductive layer 7 away from the n-type region 1. In the embodiment of the present disclosure, after the step (i.e., step S3) of forming the p-type region 4 on the second side of the n-type region 1 and forming the plurality of p-type annular subregions 5 on the second side of the n-type region 1, the method further includes: forming the channel stopper region 9 located in the terminal area TA and on the second side of the n-type region 1, and spaced apart from the plurality of p-type annular subregions 5. In some embodiments, the channel stopper region 9 is provided around the plurality of p-type annular subregions 5.
The electric field, current distribution, and carrier distribution of the semiconductor device manufactured by the method provided according to the embodiment of the present disclosure are more uniform, the current concentration phenomenon thereof is alleviated, the ability to prevent dynamic avalanche breakdown of the semiconductor device of the present disclosure is improved, and the durability of the semiconductor device of the present disclosure is improved.
  
  
  
  
In the semiconductor device based on the related art, as shown in 
Each of the p-type annular structures 11 in the semiconductor device according to the embodiment of the present disclosure has a varying doping profile in the non-overlapping area NOA and the overlapping area OA, so that the first p-type annular subregion 51 constitutes a variation lateral doping ring; and therefore, the electric field distribution and current density distribution of the semiconductor device are improved, the durability of the semiconductor device is further improved, and the semiconductor device is enabled to have better reverse recovery behavior when being in a reverse recovery state.
The foregoing descriptions of the embodiments of the present disclosure have been presented for the purposes of illustration and description. It is not exhaustive, nor is it intended to limit the present disclosure to the precise form or exemplary embodiments disclosed. Accordingly, the foregoing descriptions should be regarded as illustrative rather than restrictive. Obviously, many modifications and variations will be obvious to those skilled in the art. The embodiments are chosen and described for the purpose of explaining the principles of the present disclosure and its optimal mode in practical application, so that those skilled in the art can understand the various embodiments of the present disclosure, and the embodiments are suited to various modifications for the specific use or implementation being considered. It is intended that the scope of the present disclosure is defined by the appended claims and their equivalents, where unless otherwise stated, all terms imply their widest reasonable meaning. Thus, the terms “present disclosure”, and the like do not necessarily limit the scope of the claims to specific embodiments; and reference to exemplary embodiments of the present disclosure does not imply a limitation on the present disclosure, and no such limitation should be inferred. The present disclosure is limited only by the spirit and scope of the appended claims. In addition, these claims can refer to the use of “first”, “second”, and the like, followed by nouns or elements. These terms should be understood as nomenclature, and should not be construed as limiting the number of elements modified by such nomenclature, unless a specific quantity has already been given. Any of the advantages and benefits described may not be applicable to all the embodiments of the present disclosure. It will be appreciated that those skilled in the art can make changes to the described embodiments without departing from the scope of the present disclosure as defined by the appended claims. Moreover, none of the elements and components in the present disclosure are intended to be contributed to the public, whether or not such elements or components are explicitly recited in the appended claims.
  
    
      
        
        
        
          
            
          
          
            
            
          
          
            
          
        
        
          
            
          
        
      
      
        
        
        
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
            
          
          
            
          
        
      
    
  
| Number | Date | Country | Kind | 
|---|---|---|---|
| 202311451617.0 | Nov 2023 | CN | national |