The present application claims priority from Japanese Patent Application No. JP 2004-314896 filed on Oct. 29, 2004, the content of which is hereby incorporated by reference into this application.
The present invention relates to a semiconductor device and a manufacturing method thereof. More particularly, it relates to a technology effectively applied to a semiconductor device in which a n channel MIS transistor and a p channel MIS transistor each having a metal gate electrode formed on a gate insulator made of a high dielectric constant material such as hafnium oxide are used to form a CMOS (Complementary Metal Oxide Semiconductor) circuit.
Conventionally, in the n channel MOS transistor and the p channel MOS transistor which constitute a CMOS circuit, a silicon oxide film is used as a gate insulator material, and a polycrystalline silicon film or a laminated film (polycide film) obtained by laminating a metal silicide film such as a tungsten silicide film or a cobalt silicide film on a polycrystalline silicon film is used as a gate electrode material formed on the gate oxide film.
However, along with the miniaturization of the MIS transistors constituting the semiconductor integrated circuit, the thickness of the gate oxide film has been rapidly reduced in recent years. Consequently, when voltage is applied to the gate electrode to turn on the MIS transistor, the influence of the depletion in the gate electrode (polycrystalline silicon film) adjacent to the gate oxide film interface becomes increasingly significant, and the thickness of the gate oxide film is apparently increased. As a result, it becomes difficult to ensure the ON current and the operation speed of the transistor is significantly reduced.
Also, when the thickness of the gate oxide film is reduced, since the electrons pass through the gate oxide film due to the quantum effect called direct tunneling, the leakage current is increased. Furthermore, in the p channel MIS transistor, boron in the gate electrode (polycrystalline silicon film) diffuses in the substrate through the gate oxide film, and the impurity concentration of the channel region is increased. Therefore, the threshold voltage fluctuates.
For its solution, the replacement of the gate insulator material from the silicon oxide to an insulating material with a higher dielectric constant (high dielectric constant material) and the replacement of the gate electrode material from the polycrystalline silicon (or polycide) to metal have been examined.
This is because, when the high dielectric constant film is used to constitute the gate insulator, the actual physical thickness can be increased by a factor of “dielectric constant of a high dielectric constant film/dielectric constant of a silicon oxide film” without changing the capacitance of the equivalent silicon oxide thickness (EOT), and as a result, the leakage current can be reduced. As a high dielectric constant material, various metal oxides such as hafnium oxide and zirconium oxide have been examined.
In addition, when a material not containing polycrystalline silicon is used to constitute the gate electrode, the reduction of the ON current due to the depletion and the boron leakage from the gate electrode to the substrate can be prevented.
Incidentally, the low power consumption design is important in the CMOS circuit, and the reduction of the threshold voltage of the n channel MIS transistor and the p channel MIS transistor is required for its achievement. Therefore, even when a high dielectric constant material such as hafnium oxide is used as a gate insulator material and metal is used as a gate electrode material, it is necessary to select gate electrode materials with a suitable work function so as to prevent the increase of the threshold voltage in the n channel MIS transistor and the p channel MIS transistor.
For example, Japanese Patent Application Laid-Open publication No. 2000-252370 (Patent Document 1) discloses a CMOS circuit in which zirconium or hafnium is used to constitute a gate electrode of a n channel MIS transistor, and platinum silicide, iridium silicide, cobalt, nickel, rhodium, palladium, rhenium, or gold is used to constitute a gate electrode of a p channel MIS transistor.
Also, Japanese Patent Application Laid-Open Publication No. 2004-165555 (Patent Document 2) discloses a CMOS circuit in which titanium, aluminum, tantalum, molybdenum, hafnium or niobium is used to constitute a gate electrode of a n channel MIS transistor, and tantalum nitride, ruthenium oxide, iridium, platinum, tungsten nitride or molybdenum nitride is used to constitute a gate electrode of a p channel MIS transistor.
Also, Japanese Patent Application Laid-Open Publication No. 2004-165346 (Patent Document 3) discloses a CMOS circuit in which aluminum is used to constitute a gate electrode of a n channel MIS transistor, and compound metal obtained by introducing metal with a work function larger than aluminum (for example, cobalt, nickel, ruthenium, iridium, platinum and others) into aluminum is used to constitute a gate electrode of a p channel MIS transistor.
However, in the conventional technology in which the gate electrode of the n channel MIS transistor and the gate electrode of the p channel MIS transistor are made of different metal materials, the manufacturing process of the transistor becomes very complicated and the number of steps greatly increases.
An object of the present invention is to provide a technology capable of simplifying the manufacturing process of a semiconductor device in which a n channel MIS transistor and a p channel MIS transistor each having a gate electrode made of a metal material formed on a gate insulator made of a high dielectric constant material are used to form a CMOS circuit.
The above and other objects and novel characteristics of the present invention will be apparent from the description of this specification and the accompanying drawings.
The typical ones of the inventions disclosed in this application will be briefly described as follows.
A manufacturing method of a n channel MIS transistor and a p channel MIS transistor according to the present invention comprises the steps of: (a) forming a gate insulator mainly containing metal oxide on a main surface of a semiconductor substrate; (b) after forming a metal film mainly containing noble metal with catalytic reduction effect on the gate insulator, patterning the metal film, thereby forming a gate electrode of the n channel MIS transistor on the gate insulator in the first region and forming a gate electrode of the p channel MIS transistor on the gate insulator in the second region; (c) forming sidewall spacers on sidewalls of the gate electrode of the n channel MIS transistor and on sidewalls of the gate electrode of the p channel MIS transistor; (d) after the step (c), forming a diffusion barrier film, which prevents penetration of hydrogen into the gate electrode, on the gate electrode of the p channel MIS transistor; and (e) after the step (d), performing thermal treatment of the semiconductor substrate in an atmosphere containing hydrogen.
According to the method described above, hydrogen is penetrated and diffused into the gate electrode of the n channel MIS transistor exposed to high-temperature hydrogen atmosphere, and some of the hydrogen reaches the underlying gate insulator. At this time, due to the catalytic reduction of the metal constituting the gate electrode, a part of the gate insulator is reduced by the hydrogen. As a result, the composition of the gate insulator is changed and thus the work function of the gate electrode on the gate insulator is changed.
Hereinafter, embodiments of the present invention will be described in detail with reference to the accompanying drawings. Note that components having the same function are denoted by the same reference symbols throughout the drawings for describing the embodiment, and the repetitive description thereof will be omitted.
(First Embodiment)
The manufacturing method of a n channel MIS transistor and a p channel MIS transistor according to the first embodiment will be described with reference to
First, as shown in
Next, impurities for adjusting the threshold voltage of the MIS transistors are ion-implanted into the respective surfaces of the p type well 3 and the n type well 4. Thereafter, as shown in
Note that it is also preferable to form a gate insulator composed of a laminated film of a silicon oxide film and a hafnium oxide film by depositing the hafnium oxide film on the silicon oxide film in the same manner as described above after forming the thin silicon oxide film with a thickness of about 0.4 nm to 1.5 nm on the surface of the substrate 1 by using the well-known wet oxidation method. In this case, it is also preferable to form a gate insulator by introducing nitrogen into the underlying silicon oxide film to form a silicon oxynitride film and then laminating a hafnium oxide film thereon.
In this embodiment, the gate insulator 5 is composed of a hafnium oxide film or a laminated film of a silicon oxide film and a hafnium oxide film. Alternatively, a hafnium-based insulator other than the hafnium oxide film, for example, Hf—Si—O film, Hf—Si—O—N film, Hf—Al—O film and Hf—Al—O—N film is also available. In addition, it is also possible to use a hafnium-based insulator obtained by introducing oxide such as tantalum oxide, niobium oxide, titanium oxide, zirconium oxide, lanthanum oxide, yttrium oxide and the like into these hafnium-based insulators. Similar to a hafnium oxide film, these hafnium-based insulators have a dielectric constant higher than that of a silicon oxide film and a silicon oxynitride film. Therefore, it is possible to obtain the effect equivalent to the case using a hafnium oxide film. These hafnium-based insulators can be deposited by the CVD, ALD, or sputtering method.
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, after removing the photoresist film 13, the substrate 1 is thermally treated in the high-temperature hydrogen atmosphere as shown in
By the thermal treatment, the hydrogen is penetrated and diffused in the gate electrode 6 of the n channel MIS transistor exposed to the high-temperature hydrogen atmosphere, and some of the hydrogen reaches the gate insulator 5 below the gate electrode 6. At this time, due to the catalytic reduction of platinum constituting the gate electrode 6, a part of hafnium oxide constituting the gate insulator 5 is reduced by the hydrogen into the oxygen-deficient hafnium oxide. Furthermore, as a result of the reaction with the silicon constituting the substrate 1, a part of hafnium oxide constituting the gate insulator 5 is changed into Hf—Si—O in some cases. On the other hand, since the hydrogen is little penetrated into the gate electrode 6 of the p channel MIS transistor covered with the alumina film 7, the composition of the hafnium oxide constituting the underlying gate insulator 5 is not changed.
Through the process described above, the n channel MIS transistor (Qn) is formed on the p type well 3 and the p channel MIS transistor (Qp) is formed on the n type well 4.
As shown in the graph, when the thermal treatment is performed in the hydrogen atmosphere, the flat band voltage of the gate electrode significantly shifts in the negative voltage direction. As described above, the change in flat band like this is caused by the change in composition of the gate insulator 5 in the oxygen-deficient direction resulting from the hydrogen reduction of a part of the gate insulator 5 (hafnium oxide film) due to the catalytic reduction of the gate electrode 6 (platinum film). Meanwhile, in the case of the thermal treatment in the gas atmosphere other than hydrogen, since the catalytic reduction cannot be expected, the change in work function is small. Also, in the case where the thermal treatment is performed in the high-temperature hydrogen atmosphere to the gate electrode made of a platinum film formed on the gate insulator made of a silicon oxide film, the change in work function is extremely small. This is because the silicon oxide film is not readily reduced by hydrogen.
Then, the platinum film deposited on the gate insulator 5 made of a hafnium oxide film as described above is patterned. By doing so, the gate electrodes 6 of each of the n channel MIS transistor (Qn) and the p channel MIS transistor (Qp) are simultaneously formed. Thereafter, only the gate electrode 6 of the n channel MIS transistor (Qn) is selectively exposed to the high-temperature hydrogen atmosphere. Consequently, the work function of the gate electrode 6 of the n channel MIS transistor (Qn) can be greatly reduced.
More specifically, the work functions of the transistors can be optimized in a smaller number of manufacturing steps than that of the case where the gate electrode of the n channel MIS transistor (Qn) and the gate electrode of the p channel MIS transistor (Qp) are formed of the different metal materials. Therefore, since it is possible to reduce the threshold voltage of the respective transistors while reducing the number of manufacturing steps, the CMOS circuit capable of simultaneously achieving the high ON current and the low power consumption can be realized at low cost.
As the metal material with catalytic reduction effect and capable of optimizing the work function of the gate electrodes of the n channel MIS transistor (Qn) and the p channel MIS transistor (Qp), iridium and palladium can be exemplified in addition to the above-mentioned platinum. Also, as a material of the diffusion barrier film which prevents the penetration of hydrogen into the gate electrode, compound metal oxide obtained by bonding metal or metal oxide to alumina as a main substance and tantalum oxide can be exemplified in addition to the above-mentioned alumina.
Next, as shown in
Subsequently, after removing the photoresist film 15, as shown in
(Second Embodiment)
The manufacturing method of a n channel MIS transistor (Qn) and a p channel MIS transistor (Qp) according to the second embodiment will be described with reference to
First, by the same method as described in the first embodiment with reference to
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Through the process described above, the n channel MIS transistor (Qn) is formed on the p type well 3 and the p channel MIS transistor (Qp) is formed on the n type well 4.
Next, as shown in
According to the manufacturing method of the second embodiment, the gate insulator 23 is formed in the step immediately before the step of forming the gate electrodes 24. Therefore, it is possible to prevent the contamination and degradation of the gate insulator 23. As a result, the reliability of the n channel MIS transistor and the p channel MIS transistor can be improved.
In the foregoing, the invention made by the inventors of the present invention has been concretely described based on the embodiments. However, it is needless to say that the present invention is not limited to the foregoing embodiments and various modifications and alterations can be made within the scope of the present invention.
The present invention can be applied to the semiconductor device in which a n channel MIS transistor and a p channel MIS transistor each having a metal gate electrode formed on a gate insulator made of a high dielectric constant material such as hafnium oxide are used to form a CMOS circuit.
The effect obtained by the representative one of the inventions disclosed in this application will be briefly described as follows.
It is possible to simplify the manufacturing process of a semiconductor device in which a n channel MIS transistor and a p channel MIS transistor each having a gate electrode made of a metal material formed on a gate insulator made of a high dielectric constant material are used to form a CMOS circuit.
As a result, it is possible to reduce the threshold voltage in each of the n channel MIS transistor and the p channel MIS transistor in a small number of manufacturing steps. Therefore, the CMOS circuit capable of simultaneously achieving the high ON current and the low power consumption can be realized at low cost.
Number | Date | Country | Kind |
---|---|---|---|
JP2004-314896 | Oct 2004 | JP | national |