This application is based upon and claims the benefit of priority from Japanese patent application No. 2007-236790, filed on Sep. 12, 2007, the disclosure of which is incorporated herein in its entirety by reference.
1. Field of the Invention
An exemplary aspect of the invention relates to a semiconductor device which includes a trench gate structure formed by recessing a portion of a diffusion layer and an inter-diffusion-layer isolation insulating film which are formed on the a semiconductor substrate, and a method for manufacturing the same.
2. Description of the Related Art
Semiconductor devices, which include a trench gate structure formed by recessing a portion of a diffusion layer and an inter-diffusion-layer isolation insulating film which are formed on the a semiconductor substrate, have recently been known (Japanese Patent Application Laid-Open Nos. 2003-78033, 2006-173429 and 2006-339476).
Consider here a transistor which includes three diffusion layers and an inter-diffusion layer isolation insulating film formed on a silicon substrate and which includes a trench gate structure formed by recessing a portion of the diffusion layers and the inter-diffusion-layer isolation insulating film.
With recent demand for a reduction in circuit area, if diffusion layers 1 are formed to have a conventional width (e.g., LB in
To cope with this, a method for reducing the width of the diffusion layer is adopted.
However, if the width of the diffusion layer is reduced, the channel width of the transistor is also reduced. Accordingly, channel resistance increases (for example, when LA is 50 nm and LB is 100 nm, the channel resistance increases about twice), and driving current decreases, thus resulting in a reduction in circuit speed.
An exemplary object of the invention is to simultaneously achieve, in a semiconductor device which includes a trench gate structure formed by recessing a portion of a diffusion layer and an inter-diffusion-layer isolation insulating film which are formed on the a semiconductor substrate, good embeddability of the inter-diffusion-layer isolation insulating film and a reduction in channel resistance.
An exemplary aspect of the invention is a semiconductor device, which comprises a diffusion layer and an inter-diffusion-layer isolation insulating film isolating the diffusion layer, in which a trench gate structure is formed by recessing a portion of the diffusion layer and the inter-diffusion-layer isolation insulating film:
wherein the diffusion layer comprises an overhanging structure which projects toward the inter-diffusion-layer isolation insulating film in a trench of the trench gate structure.
An exemplary aspect of the invention is a method for manufacturing a semiconductor device, which comprises a diffusion layer and an inter-diffusion-layer isolation insulating film isolating the diffusion layer, in which a trench gate structure is formed by recessing a portion of the diffusion layer and the inter-diffusion-layer isolation insulating film, comprising:
(a) forming a trench formation insulating film which has a pattern of the trench gate structure on the semiconductor substrate on which the diffusion layer and the inter-diffusion-layer isolation insulating film are formed;
(b) patterning the semiconductor substrate on which the diffusion layer and the inter-diffusion-layer isolation insulating film are formed, using the trench formation insulating film as a mask, to form a trench to serve as the trench gate structure;
(c) selectively wet-etching the inter-diffusion-layer isolation insulating film with respect to the diffusion layer in the trench, to form a projecting structure of the diffusion layer;
(d) selectively epitaxially growing the projecting structure of the diffusion layer in the trench, to form an overhanging structure at a projecting portion of the diffusion layer;
(e) removing the trench formation insulating film and forming a gate oxide film on the diffusion layer exposed at a surface;
(f) embedding amorphous silicon or polysilicon in the trench to form the trench gate structure; and
(g) implanting an ion in a region to serve as a source/drain of the diffusion layer to form a source/drain section.
According to an exemplary aspect of the invention, it is possible to simultaneously achieve good embeddability of the inter-diffusion-layer isolation insulating film and a reduction in channel resistance.
A semiconductor device of an exemplary embodiment includes, on a semiconductor substrate, a diffusion layer and an inter-diffusion-layer isolation insulating film isolating the diffusion layer, in which a trench gate structure is formed by recessing a portion of the diffusion layer and the inter-diffusion-layer isolation insulating film. In a trench of the trench gate structure, the diffusion layer includes an overhanging structure which projects toward the inter-diffusion-layer isolation insulating film. An exemplary embodiment of such a semiconductor device and a method for manufacturing the same will be described below with reference to the drawings.
According to an exemplary embodiment, trench formation insulating film 4 which has a pattern of the trench gate structure is first formed on a semiconductor substrate on which diffusion layers 1 and inter-diffusion-layer isolation insulating film 2 are formed (step (a)).
The semiconductor substrate including diffusion layers 1 and inter-diffusion-layer isolation insulating film 2 formed thereon can be fabricated in the manner below. First, a mask (e.g., a silicon nitride film) which has a pattern of a region to serve as the diffusion layer is formed on the semiconductor substrate (e.g., a silicon substrate). The semiconductor substrate is patterned using the mask, thereby forming an inter-diffusion-layer isolation trench. By embedding an insulator (e.g., a silicon oxide film) into the inter-diffusion-layer isolation trench, diffusion layers 1 isolated by inter-diffusion-layer isolation insulating film 2 can be formed.
Note that a method of an exemplary embodiment is suitable for a case where the width of diffusion layers 1 is made narrow to prevent generation of a void in inter-diffusion-layer isolation insulating film 2. That is, if the width (LA in
The depth of inter-diffusion-layer isolation insulating film 2 is preferably in the range of 200 to 250 nm from the surface of the silicon substrate.
The trench formation insulating film 4 which has the pattern of the trench gate structure can be formed in the manner below. First, trench formation insulating film 4 (e.g., a silicon nitride film) is formed on the semiconductor substrate which includes diffusion layers 1 and inter-diffusion-layer isolation insulating film 2 formed thereon. A photoresist which has the pattern of the trench gate structure is formed on trench formation insulating film 4, and trench formation insulating film 4 is patterned with the pattern of the trench gate structure using the photoresist as a mask.
According to an exemplary embodiment, the semiconductor substrate which includes diffusion layers 1 and inter-diffusion-layer isolation insulating film 2 formed thereon is patterned using trench formation insulating film 4 described above as a mask, to form a trench to serve as the trench gate structure (step (b)).
The trench to serve as the trench gate structure can be formed by dry etching. The depth of the trench formed by dry etching is preferably in the range of 100 to 150 nm from the surface of the silicon substrate.
According to an exemplary embodiment, in the formed trench, inter-diffusion-layer isolation insulating film 2 is selectively wet-etched with respect to diffusion layers 1, to form a projecting structure of diffusion layers 1 (step (c)).
Inter-diffusion-layer isolation insulating film 2 is wet-etched on the condition which achieves selectivity with respect to diffusion layers 1. The wet etching is preferably performed on the condition that diffusion layers 1 and trench formation insulating film 4 are little etched. Thickness R, by which inter-diffusion-layer isolation insulating film 2 are etched, is preferably in the range of 5 to 20 nm. For example, R can be set to 10 nm.
The above-described selective wet etching can be performed using a hydrofluoric acid-containing solution. In this case, inter-diffusion-layer isolation insulating film 2 (e.g., silicon oxide film) is etched by 10 nm by means of, e.g., 15 seconds of etching while diffusion layers 1 (silicon) and trench formation insulating film 4 (silicon nitride film) are little etched.
According to an exemplary embodiment, projecting diffusion layers 1 are selectively epitaxially grown, to form an overhanging structure at a projection portion of the diffusion layers 1 (step (d)).
The selective epitaxial growth is performed on the condition that silicon in diffusion layer 1 selectively grows. Thickness E for the selective epitaxial growth is preferably in the range of 10 to 40 nm. It is preferable to set E, using the width (LB in
After step (d), it is preferable to perform channel implantation CH (e.g., boron: 10 keV/1×1013 cm−2) for threshold voltage adjustment on diffusion layers 1 having the overhanging structure formed by the selective epitaxial growth.
According to an exemplary embodiment, trench formation insulating film 4 is removed, and gate oxide films 5 are formed on diffusion layers 1 exposed at the surface (step (e)). Amorphous silicon 6 (or polysilicon) is embedded in the trench to form the trench gate structure (step (f)).
Trench formation insulating film 4 can be removed by wet etching with high selectivity with respect to diffusion layers 1 and inter-diffusion-layer isolation insulating film 2. Gate oxide films 5 can be formed by thermal oxidation.
Amorphous silicon 6 is formed to a thickness sufficient to fill the trench. For example, if the width of the trench is 50 nm, amorphous silicon 6 is preferably embedded to a thickness of 100 nm. Next, gate formation insulating film 7 is formed and is dry-etched using a photoresist which has a pattern of the trench gate structure as a mask. Amorphous silicon 6 is dry-etched using gate formation insulating film 7 as a mask to form the trench gate structure.
After step (f), insulating films for gate side walls 8 are formed and are dry-etched to form gate side walls 8.
According to an exemplary embodiment, ions are implanted in a region to serve as a source/drain of diffusion layers 1 to form a source/drain section (step (g)). More specifically,.source/drain implantation SD (e.g., phosphorus: 10 keV/1×1013 cm−2) is performed through gate oxide films 5 and side walls 8.
Inter-gate-layer insulating film 9 is formed and planarized by CMP. Inter-gate-layer insulating film 9 is further dry-etched using a photoresist which has a pattern of contacts as a mask, to form source/drain contacts 10 for each transistor on the silicon substrate.
As described above, in a semiconductor device which includes, on a semiconductor substrate, a diffusion layer and an inter-diffusion-layer isolation insulating film isolating the diffusion layer, in which a trench gate structure is formed by recessing a portion of the diffusion layer and the inter-diffusion-layer isolation insulating film, only a channel section is subjected to silicon selective epitaxial growth using a processing mask for recessing, and the diffusion layer in a trench of the trench gate structure is formed to include an overhanging structure which projects toward the inter-diffusion-layer isolation insulating film. By making the width of the channel section of the diffusion layer larger than that of a source/drain section, it is possible to simultaneously achieve good embeddability of the inter-diffusion-layer isolation insulating film and a reduction in channel resistance.
The invention is not limited to the Example.
Number | Date | Country | Kind |
---|---|---|---|
2007-236790 | Sep 2007 | JP | national |