Claims
- 1. A semiconductor device, comprising:a first diffusion layer formed in the surface of a semiconductor substrate; an insulating film formed on contact with said semiconductor substrate; a first contact hole formed in said insulating film to expose a surface of said first diffusion layer; a polysilicon film formed in direct contact with an inner surface of said first contact hole and in direct contact with the surface of said first diffusion layer exposed by said first contact hole; a second diffusion layer formed in the surface of said semiconductor substrate; a second contact hole formed in said insulating film to expose a surface of said second diffusion layer, and a film containing a Ti layer and a TiN layer and which is formed in direct contact with an inner surface of said second contact hole, in direct contact with the surface of said second diffusion layer exposed by said second contact hole, in direct contact with said insulating film and in direct contact with said semiconductor film.
- 2. The semiconductor device according to claim 1, wherein the Ti layer is formed as a lower layer, while the TiN layer is formed as an upper layer, and the Ti layer is in direct contact with the second diffusion layer.
- 3. A semiconductor device, comprising:a semiconductor substrate having a memory cell region and a peripheral circuit region; a first-conductivity type diffusion layer of a first MOSFET formed in the surface of said semiconductor substrate in said memory cell region; a first-conductivity type diffusion layer of a second MOSFET formed in the surface of said semiconductor substrate in said peripheral circuit region; a second-conductivity type diffusion layer of a third MOSFET formed in the surface of said semiconductor substrate in said peripheral circuit region; an insulating film formed on contact with said semiconductor substrate; a first contact hole formed in said insulating film and extending to said first-conductivity type diffusion layer of said first MOSFET; a polysilicon film formed in direct contact with an inner surface of said first contact hole and in direct contact with the surface of said first-conductivity type diffusion layer exposed by said first contact hole; a second contact hole formed in said insulating film and extending to said first-conductivity type diffusion layer of said second MOSFET; a third contact hole formed in said insulating film and extending to said second-conductivity type diffusion layer of said third MOSFET; and a film containing a Ti layer and a TiN layer and which is formed in direct contact with inner surfaces of said second and third contact holes, in direct contact with said insulating film and in direct contact with said semiconductor film.
- 4. The semiconductor device according to claim 3, wherein the Ti layer is formed as a lower layer, while the TiN layer is formed as an upper layer, and the Ti layer is in direct contact with the first-conductivity type diffusion layer of the second MOSFET and in direct contact with the second-conductivity type diffusion layer of the third MOSFET.
- 5. A semiconductor device, comprising:a first diffusion layer formed in the surface of a semiconductor substrate; an insulating film formed on contact with said semiconductor substrate; a first contact hole formed in said insulating film to expose a surface of said first difffusion layer; a polysilicon film formed in direct contact with an inner surface of said first contact hole; a second diffusion layer formed in the surface of said semiconductor substrate; a second contact hole formed in said insulating film to expose a surface of said second diffusion layer, and a film containing a Ti layer and a TiN layer and which is formed in direct contact with an inner surface of said second contact hole, in direct contact with said insulating film and in direct a contact with said semiconductor film.
- 6. The semiconductor device according to claim 5, wherein the Ti layer is formed as a lower layer, while the TiN layer is formed as an upper layer, and the Ti layer is in direct contact with the second diffusion layer.
- 7. A semiconductor device, comprising:a semiconductor substrate having a memory cell region and a peripheral circuit region; a first diffusion layer formed in the surface of said semiconductor substrate in said memory cell region; an insulating film formed on contact with said semiconductor substrate; a first contact hole formed in said insulating film to expose a surface of said first diffusion layer; a polysilicon film formed in direct contact with an inner surface of said first contact hole; a second diffusion layer formed in the surface of said semiconductor substrate in said peripheral circuit region; a second contact hole formed in said insulating film to expose a surface of said second diffusion layer, and a film containing a Ti layer and a TiN layer and which is formed in direct contact with an inner surface of said second contact hole, in direct contact with said insulating film and in direct contact with said semiconductor film.
- 8. The semiconductor device according to claim 7, wherein said first contact hole is filled with said semiconductor film.
- 9. The semiconductor device according to claim 7, wherein the Ti layer is formed as a lower layer, while the TiN layer is formed as an upper layer, and the Ti layer is in direct contact with the second diffusion layer.
- 10. A semiconductor device, comprising:a first diffusion layer formed in the surface of a semiconductor substrate; an insulating film formed on contact with said semiconductor substrate; a first contact hole formed in said insulating film to expose a surface of said first diffusion layer; a polysilicon film formed in direct contact with an inner surface of said first contact hole and in direct contact with the surface of said first diffusion layer exposed by said first contact hole; a second diffusion layer formed in the surface of said semiconductor substrate; a second contact hole formed in said insulating film to expose a surface of said second diffusion layer, and a film containing a Ti layer and a TiN layer and which is formed in direct contact with the surface of said second diffusion layer exposed by said second contact hole, in direct contact with said insulating film and in direct contact with said semiconductor film, thereby creating a low resistance contact with said second diffusion layer and a sificide at the junction between said film containing a Ti layer and a TiN layer and said semiconductor film.
- 11. The semiconductor device according to claim 10, wherein the Ti layer is formed as a lower layer, while the TiN layer is formed as an upper layer, and the Ti layer is in direct contact with the second diffusion layer.
- 12. The semiconductor device according to claim 1, wherein the semiconductor film has a step portion located around the second contact hole, the step portion exposing the surface of the insulating film.
- 13. The semiconductor device according to claim 3, wherein the semiconductor film has a step portion located around the second contact hole, the step portion exposing the surface of the insulating film.
- 14. The semiconductor device according to claim 5, wherein the semiconductor film has a step portion located around the second contact hole, the step portion exposing the surface of the insulating film.
- 15. The semiconductor device according to claim 7, wherein the semiconductor film has a step portion located around the second contact hole, the step portion exposing the surface of the insulating film.
- 16. The semiconductor device according to claim 10, wherein the semiconductor film has a step portion located around the second contact hole, the step portion exposing the surface of the insulating film.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-254217 |
Oct 1993 |
JP |
|
Parent Case Info
This application is a continuation of Ser. No. 08/694,194 Aug. 8, 1996 which is a continuation of Ser. No. 08/319,633 Oct. 7, 1994 U.S. Pat. No. 5,545,926.
US Referenced Citations (12)
Foreign Referenced Citations (25)
Number |
Date |
Country |
43 06 322 |
Sep 1993 |
DE |
0 018 175 |
Oct 1980 |
EP |
0 056 908 |
Aug 1982 |
EP |
0 349 107 |
Jan 1990 |
EP |
51-19478 |
Feb 1976 |
JP |
60-242662 |
Dec 1985 |
JP |
61-131558 |
Jun 1986 |
JP |
59-208856 |
Nov 1986 |
JP |
62-241372 |
Oct 1987 |
JP |
63-260065 |
Oct 1988 |
JP |
1-120863 |
May 1989 |
JP |
1-313972 |
Dec 1989 |
JP |
2-40935 |
Feb 1990 |
JP |
2-65170 |
Mar 1990 |
JP |
2-110933 |
Apr 1990 |
JP |
2-186625 |
Jul 1990 |
JP |
2-249264 |
Oct 1990 |
JP |
3-041727 |
Feb 1991 |
JP |
3-280467 |
Dec 1991 |
JP |
3-292767 |
Dec 1991 |
JP |
4-62870 |
Feb 1992 |
JP |
04-134859 |
May 1992 |
JP |
04-335569 |
Nov 1992 |
JP |
4-345065 |
Dec 1992 |
JP |
5-013434 |
Jan 1993 |
JP |
Non-Patent Literature Citations (4)
Entry |
Japanese Office Action, App. No. 6-192526, Mailed May 16, 2000 (Japanese and English translation). |
Japanese Office Action, App. No. 6-192526, Mailed Oct. 31, 2000 (Japanese and English translation). |
1987 Symposium on VLSL Technology, Digest of Technical Papers, p. 93 (A High Density 4Mbit dRAM Process Using a Fully Overlapping Bitline Contact (FOBIC) Trench Cell, K.H. Kusters, et al. (1987). |
Japanese Language and full English translation of an Office Action from the Japanese Patent Office, May 16, 2000, 7 pp., Examiner Akira Kawai. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08/694194 |
Aug 1996 |
US |
Child |
09/429642 |
|
US |
Parent |
08/319633 |
Oct 1994 |
US |
Child |
08/694194 |
|
US |