Claims
- 1. A semiconductor device comprising:
- a composite semiconductor substrate comprising a first semiconductor substrate, a second semiconductor substrate, and an oxide interlayer bonded therebetween, said first semiconductor substrate including an element forming region having a thickness and an impurity concentration such that full depletion of a depletion layer occurs in said first substrate before a junction breakdown in said element forming region, and
- potential setting means for setting a potential of said second semiconductor substrate at a potential higher than a minimum potential in said element forming region of said first semiconductor substrate, said potential setting means having potential fixing means for fixing said potential of said second semiconductor substrate to an optimal potential value at which a maximum device breakdown voltage is obtained.
- 2. A device according to claim 1, further comprising a predetermined semiconductor element formed in said element forming region of said first semiconductor substrate.
- 3. A device according to claim 2, wherein said semiconductor element consists of a P.sup.+ NN.sup.+ diode.
- 4. A device according to claim 2, wherein said semiconductor element consists of an NPN transistor.
- 5. A device according to claim 2, wherein said semiconductor element consists of a CMOS inverter.
- 6. A device according to claim 2, wherein said semiconductor element consists of a lateral double-diffused MOSFET.
- 7. A device according to claim 2, wherein said semiconductor element consists of a lateral MOS FET.
- 8. A semiconductor integrated circuit device comprising:
- a composite semiconductor substrate comprising a first semiconductor substrate, a second semiconductor substrate, and an oxide interlayer bonded therebetween, said first semiconductor substrate including an element forming region having a thickness and an impurity concentration such that full depletion of a depletion layer occurs in said first substrate before a junction breakdown in said element forming region;
- an insulating isolation trench extending from a major surface of said first semiconductor substrate to reach said oxide interlayer and to surround said element forming region, said insulating isolation trench being buried with an insulator; and
- potential setting means for setting a potential of said second semiconductor substrate at a potential that is higher than a minimum potential in said element forming region of said first semiconductor substrate and is set within a potential range between first and second potentials corresponding to a range of relatively increased device breakdown voltages between which a maximum device breakdown voltage occurs, to thus attain an increased device breakdown voltage, wherein said potential setting means has potential fixing means for fixing said potential of said second semiconductor substrate to an optimal potential value within said potential range and corresponding to said maximum device breakdown voltage.
- 9. A device according to claim 8, further comprising a predetermined semiconductor element formed in said element forming region of said first semiconductor substrate.
- 10. A device according to claim 9, wherein said semiconductor element consists of a P.sup.+ NN.sup.+ diode.
- 11. A device according to claim 9, wherein said semiconductor element consists of an NPN transistor.
- 12. A device according to claim 9, wherein said semiconductor element consists of a CMOS inverter.
- 13. A device according to claim 9, wherein said semiconductor element consists of a lateral double-diffused MOSFET.
- 14. A device according to claim 9, wherein said semiconductor element consists of a lateral MOS FET.
- 15. A method of increasing a device breakdown voltage of a semiconductor device, comprising the steps of:
- providing a semiconductor substrate having a dielectric isolation structure consisting of a composite semiconductor substrate formed by bonding a first semiconductor substrate and a second semiconductor substrate to each other through an oxide interlayer and including an insulating isolation trench extending from a major surface of said first semiconductor substrate to reach said oxide interlayer and to surround an element forming region, said insulating isolation trench being buried with an insulator;
- forming a type of a semiconductor element in said element forming region;
- specifying a minimum potential used in said semiconductor element according to the type of said semiconductor element; and
- biasing said second semiconductor substrate to a predetermined potential that is higher than said minimum potential in an element forming region of said first semiconductor substrate and within a potential range between first and second potentials corresponding to a range of relatively increased device breakdown voltages between which a maximum device breakdown voltage occurs, to thus attain the maximum device breakdown voltage, wherein the step of biasing includes the step of setting the potential of said second semiconductor substrate to an optimal potential for obtaining the maximum device breakdown voltage, the step of setting the potential of said second semiconductor substrate to the optimal potential including the step of determining the optimal potential based on a thickness and impurity concentration of said element forming region, a thickness of said oxide interlayer, and a depth of a predetermined diffusion region of said semiconductor element, to thereby provide the maximum device breakdown voltage of said first semiconductor substrate.
- 16. A method of decreasing an ON resistance of a lateral MOSFET comprising the steps of:
- providing a semiconductor substrate having a dielectric isolation structure consisting of a composite semiconductor substrate comprising a first semiconductor substrate, a second semiconductor substrate, and an oxide interlayer bonded therebetween and including an insulating isolation trench extending from a major surface of said first semiconductor substrate to reach said oxide interlayer and to surround said lateral MOSFET, said insulating isolation trench being buried with an insulator;
- specifying a polarity of majority carriers in said first semiconductor substrate according to a conductivity type of said lateral MOSFET; and
- applying a bias voltage having a polarity opposite to said polarity of majority carriers in said first semiconductor substrate to said second semiconductor substrate through said oxide interlayer to thereby decrease an ON resistance of said first semiconductor substrate.
- 17. A method according to claim 16, wherein said step of applying said bias voltage includes the step of decreasing said ON resistance of said first semiconductor substrate according to an increase of said bias voltage of said second semiconductor substrate.
- 18. A method according to claim 16, wherein said bias voltage of a negative polarity is applied to said second semiconductor substrate when said first semiconductor substrate is a P-type semiconductor substrate.
- 19. A method according to claim 16, wherein said bias voltage of a positive polarity is applied to said second semiconductor substrate when said first semiconductor substrate is an N-type semiconductor substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-137285 |
May 1991 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/881,853, filed May 12, 1992, now abandoned.
US Referenced Citations (12)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0285593 |
May 1988 |
EPX |
0307844 |
Mar 1989 |
EPX |
0311419 |
Apr 1989 |
EPX |
Non-Patent Literature Citations (1)
Entry |
Chang et al., "500-V. n-Channel Insulated-Gate Bipolar Transistor with a Trench Gate Structure", IEEE Transactions On Electron Devices, vol. 36, No. 9, Sep., 1989, pp. 1824-1829. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
881853 |
May 1992 |
|