Claims
- 1. A semiconductor device pattern layout, including:a first region coupled to a terminal; a second region coupled to a discharging line; a gate electrode cooperating with said first and second regions, to provide a metal oxide semiconductor (MOS) transistor, said first region forming a source of said MOS transistor and said second region forming a drain of said MOS transistor; and a third region coupled to said terminal and to said discharging line, and provided adjacent to said MOS transistor, said third region including a bipolar transistor, wherein said MOS transistor and said bipolar transistor are electrically connected to said terminal, respectively, wherein a collector region, a base region and an emitter region of said bipolar transistor are adjacent to said gate electrode of said MOS transistor, and wherein said gate electrode is elongated in a direction parallel to a direction in which said collector regions, said base region, and said emitter region are arranged.
- 2. A semiconductor device pattern layout according to claim 1, wherein said second region includes a first side defining a channel of said MOS transistor, and a second side substantially perpendicular to said first side and said third region being provided substantially parallel to said second side of said second region.
- 3. A semiconductor pattern layout according to claim 1, wherein said first region is separated from said second region within a range of 1 to 5 micrometers.
- 4. A semiconductor pattern layout according to claim 1, wherein a gate width of the MOS transistor is within a range of {fraction (1/20)} to {fraction (1/10)} that of a base width of said NPN transistor, a channel length of the MOS transistor is longer than a base length of said NPN transistor, and a channel length of said MOS transistor is longer than the base length of said NPN transistor.
- 5. A semiconductor device pattern layout, comprising:a first region coupled to a terminal; a second region coupled to a discharging line; a gate electrode coupled between said first and second regions, said gate electrode cooperating to form a metal oxide semiconductor (MOS) transistor; and a third region provided one of adjacent said first region and adjacent said second region and coupled to said discharging line, and including a bipolar transistor, wherein said second region includes a first side defining a channel of a MOS transistor, and a second side substantially perpendicular to said first side and said third region being provided substantially parallel to said second side of said second region, wherein said MOS transistor and said bipolar transistor are electrically connected to said terminal, respectively, wherein a collector region, a base region and an emitter region of said bipolar transistor are adjacent to said gate electrode of said MOS transistor, and wherein said gate electrode is elongated in a direction parallel to a direction in which said collector region, said base region, and said emitter region are arranged.
- 6. A semiconductor pattern layout according to claim 5, wherein said first region is separated from said second region within a range of 1 to 5 micrometers.
- 7. A semiconductor pattern layout according to claim 5, wherein a channel end of said MOS transistor in which positive holes are generated therein and a base of said NPN transistor are adjacent each other.
- 8. A semiconductor pattern layout according to claim 5, wherein said gate electrode cooperates to form a plurality of MOS transistors, andwherein a second NPN transistor is opposed to said gate electrode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-325911 |
Dec 1995 |
JP |
|
Parent Case Info
This application is a division of Ser. No. 08/763,513 filed Dec. 11, 1996, now U.S. Pat. No. 5,910,675.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5449939 |
Horiguchi et al. |
Sep 1995 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
63-202056 |
Aug 1988 |
JP |