Number | Date | Country | Kind |
---|---|---|---|
2002-315761 | Oct 2002 | JP |
Japanese Patent Application No. 2002-315761 filed on Oct. 30, 2002, is hereby incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
5408115 | Chang | Apr 1995 | A |
5422504 | Chang et al. | Jun 1995 | A |
5494838 | Chang et al. | Feb 1996 | A |
5969383 | Chang et al. | Oct 1999 | A |
6177318 | Ogura et al. | Jan 2001 | B1 |
6248633 | Ogura et al. | Jun 2001 | B1 |
6255166 | Ogura et al. | Jul 2001 | B1 |
6413821 | Ebina et al. | Jul 2002 | B1 |
6518124 | Ebina et al. | Feb 2003 | B1 |
6627491 | Ebina et al. | Sep 2003 | B2 |
20020100929 | Ebina et al. | Aug 2002 | A1 |
20020127805 | Ebina et al. | Sep 2002 | A1 |
20030054610 | Ebina et al. | Mar 2003 | A1 |
20030057505 | Ebina et al. | Mar 2003 | A1 |
20030058705 | Ebina et al. | Mar 2003 | A1 |
20030060011 | Ebina et al. | Mar 2003 | A1 |
20030067032 | Caprara et al. | Apr 2003 | A1 |
20030157767 | Kasuya | Aug 2003 | A1 |
20030166320 | Kasuya | Sep 2003 | A1 |
20030166321 | Kasuya | Sep 2003 | A1 |
20030166322 | Kasuya | Sep 2003 | A1 |
20030186505 | Shibata | Oct 2003 | A1 |
20030190805 | Inoue | Oct 2003 | A1 |
20030211691 | Ueda | Nov 2003 | A1 |
Number | Date | Country |
---|---|---|
7-161851 | Jun 1995 | JP |
B1 2978477 | Sep 1999 | JP |
2001-156188 | Jun 2001 | JP |
2004064012 | Feb 2004 | JP |
Entry |
---|
U.S. patent application Ser. No. 10/636,562, Inoue, filed Aug. 8, 2003. |
U.S. patent application Ser. No. 10/636,581, Yamamukai, filed Aug. 8, 2003. |
U.S. patent application Ser. No. 10/636,582, Inoue, filed Aug. 8, 2003. |
U.S. patent application Ser. No. 10/614,985, Inoue, filed Jul. 9, 2003. |
U.S. patent application Ser. No. 10/690,025, Kasuya, filed Oct. 22, 2003. |
U.S. patent application Ser. No. 10/689,987, Kasuya, filed Oct. 22, 2003. |
Hayashi et al. “Twin MONOS Cell with Dual Control Gates”, 2000 Symposium on VLSI Technology Digest of Technical Papers. |
Chang et al. “A New SONOS Memory Using Source-Side Injection for Programming”, IEEE Electron Device Letters, vol. 19, No. 7, Jul. 1998, pp 253-255. |
Chen et al. A Novel Flash Memory Device with S Plit Gate Source Side Injection and ONO Charge Storage Stack (SPIN), 1997 Symposium on VLSI Technology Digest of Technical Papers, pp 63-64. |