Claims
- 1. A process for producing a semiconductor device having a plurality of element formation regions and element isolation regions on a main surface of a semiconductor substrate, which comprises the steps of:(a) forming a pad oxide film and a silicon nitride film on a semiconductor substrate, and removing a part of the semiconductor substrate from the portions wherein the element isolation regions are to be formed to form grooves, each groove having a curvature radius R at an end bottom portion of the groove, (b) burying an insulating film in each groove to form a burying insulating film, (c) forming a thermal oxide film on the wall surface of each groove while satisfying the following formula: D<0.4(−100R+7)−1(−230 T+14.5) (1) wherein D is a width of the element formation region; T is a thermal oxidation amount of the groove in terms of microns; and R is a curvature radius at an end bottom portion of the groove, provided that T is 0.01 μm or more, and(d) removing said burying insulating film, said silicon nitride film and said pad oxide film.
- 2. A process for producing a semiconductor device having a plurality of element formation regions and element isolation regions on a main surface of a silicon substrate, which comprises the steps of:(a) forming a pad oxide film by thermal oxidation on a main surface of the silicon substrate, (b) forming a silicon nitride film on the pad oxide film, (c) forming a photoresist on the silicon nitride film, (d) removing the photoresist film from the portions wherein said element isolation regions are to be formed, and also removing a part of the silicon nitride film, a part of the pad oxide film and a part of the silicon substrate from said portions to form each groove having a curvature radius R at an end bottom portion of the groove, (e) burying an insulating material in the groove to form a burying insulating film, (f) forming a thermal oxide film on the wall surface of each groove while satisfying the following formula: D<0.4(−100R+7)−1(−230 T+14.5) (1)wherein D is a width of the element formation region; T is a thermal oxidation amount of the groove in terms of microns; and R is a curvature radius at an end bottom portion of the groove, provided that T is 0.01 μm or more, and(g) removing excess burying insulating film, and (h) removing the silicon nitride film and the pad oxide film.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-080812 |
Mar 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional of application Ser. No. 09/276,835, filed on Mar. 26, 1999, the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (11)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0776036 |
Nov 1996 |
EP |
60161632 |
Aug 1985 |
JP |
4-303942 |
Oct 1992 |
JP |
7-335735 |
Dec 1995 |
JP |
10-56058 |
Feb 1998 |
JP |
Non-Patent Literature Citations (1)
Entry |
Nag et al., “Comparative Evaluation of Gap-Fill Dielectrics in Shallow Trench Isolation for Sub-0.25μm Technologies”, Tech. Dig. of IEEE, 1996, pp. 841-844. |