This application is a new U.S. patent application that claims priority benefits of Japanese patent applications No. 2019-206570 filed on Nov. 14, 2019 and No. 2020-176965 filed on Oct. 21, 2020, the disclosures of which are incorporated herein by reference in its entirety.
The present inventive subject matter relates to semiconductor devices, for example, such as power devices. The present inventive subject matter also relates to semiconductor systems including the semiconductor device(s).
Gallium oxide is drawing attention as a next-generation semiconductor material. Gallium oxide is expected as a material capable of realizing a high breakdown voltage large current semiconductor device and has a large band gap, and have been studied variously, for a purpose of increasing a reverse breakdown voltage and further reducing an initial forward voltage, etc.
In recent years, semiconductor devices including trench(es) have been studied. As semiconductor devices of β-Ga2O3 having trenches, for example, semiconductor devices described in Patent Documents 1 to 3 are disclosed. Also, as semiconductor devices of α-Ga2O3 having trenches, for example, semiconductor devices described in Patent Documents 4 and 5 are disclosed.
However, when a trench(es) is formed in a crystalline oxide semiconductor such as a gallium oxide, that has different etching characteristics from other semiconductor material(s), and thus, it has been difficult to form the trench(es) having an arc portion adjacent to the bottom of the trench, the arc portion with a radius of curvature that is in a rage of 100 nm or more, which is able to expect electric-field relaxation. For example, when a crystalline gallium oxide was forcibly etched with conditions of dry etching, a bottom of a trench became rough, and the width inside the trench became wider than the width at the opening of the trench. As a result, electric-field relaxation effect was not sufficiently exhibited and there has been a problem that the on-resistance was increased.
PTL1: JP2019-036593
PTL2: JP2019-079984
PTL3: JP2019-153645
PTL4: WO2016/013554
PTL5: WO2019/013136
In a first aspect of a present inventive subject matter, a semiconductor device includes a crystalline oxide semiconductor layer, and at least one electrode electrically connected to the crystalline oxide semiconductor layer. The crystalline oxide semiconductor layer includes at least one trench in the crystalline oxide semiconductor layer at a side of a first surface of the crystalline oxide semiconductor layer. The trench includes a bottom, a side, and at least one arc portion with a radius of curvature that is in a range of 100 nm to 500 nm. The at least one arc portion is positioned between the bottom and the side, and an angle between the side of the trench and the first surface of the crystalline oxide semiconductor layer is 90° or more.
In an embodiment of a semiconductor device, the angle between the side of the trench and the first surface of the crystalline oxide semiconductor layer is 150° or less.
Also, according to an embodiment of a semiconductor device, the trench has a width that becomes narrower toward the bottom of the trench. The side of the trench may be tapered.
In an embodiment of a semiconductor device, the angle between the side of the trench and the first surface of the crystalline oxide semiconductor layer is in a range of greater than 90° to 135° or less.
According to an embodiment of a semiconductor device, the crystalline oxide semiconductor layer contains at least gallium.
In an embodiment of a semiconductor device, the crystalline oxide semiconductor layer is a gallium oxide-based crystalline oxide semiconductor layer.
Also, according to an embodiment of a semiconductor device, the trench has a width that is 2 μm or less.
In a second aspect of a present inventive subject matter, a semiconductor device includes a crystalline oxide semiconductor layer, a first electrode electrically connected to the crystalline oxide semiconductor layer; and a second electrode electrically connected to the crystalline oxide semiconductor layer. The crystalline oxide semiconductor layer includes at least one trench in the crystalline oxide semiconductor layer at a side of a first surface of the crystalline oxide semiconductor layer. The trench includes a bottom, a side, and at least one arc portion with a radius of curvature that is in a range of 100 nm to 500 nm. The at least one arc portion is positioned between the bottom and the side, and an angle between the side of the trench and the first surface of the crystalline oxide semiconductor layer is 90° or more.
According to an embodiment of a semiconductor device, the first electrode is positioned closer to the first surface of the crystalline oxide semiconductor layer than the second electrode, and the second electrode is positioned closer to a second surface of the crystalline oxide semiconductor layer than the first electrode. The second surface of the crystalline oxide semiconductor layer is positioned opposite to the first surface of the crystalline oxide semiconductor layer.
Also, according to an embodiment of a semiconductor device, the semiconductor device is a vertical semiconductor device.
Furthermore, according to an embodiment of a semiconductor device, the crystalline oxide semiconductor layer has a corundum structure.
In an embodiment of a semiconductor device, the semiconductor device includes a barrier height adjustment region arranged in the at least one trench in the crystalline oxide semiconductor layer.
Also, according to an embodiment of a semiconductor device, the at least one trench includes two or more trenches, and the barrier height adjustment region includes two or more barrier height adjustment regions each arranged in one of the two or more trenches. The two or more barrier height adjustment regions may be connected to one another.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the subject matter. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
As illustrated in the figures submitted herewith, some sizes of structures or portions may be exaggerated relative to other structures or portions for illustrative purposes. Relative terms such as “below” or “above” or “upper” or “lower” may be used herein to describe a relationship of one element, layer or region to another element, layer or region as illustrated in the figures. It will be understood that these terms are intended to encompass different orientations of a layer, a device, and/or a system in addition to the orientation depicted in the figures.
As an object of a semiconductor device according to a present inventive subject matter, a semiconductor device including a gallium oxide-based crystalline oxide semiconductor film including trench(es) with an enhanced semiconductor property. The present inventors have intensively studied in order to achieve the above object, and as a result, by forming trench(es) in a crystalline oxide semiconductor layer by a high-pressure dry etching with specific conditions, succeeded in obtaining a semiconductor device including a crystalline oxide semiconductor layer that includes at least a trench in the crystalline oxide semiconductor layer. The trench includes a bottom, a side, and at least one arc portion with a radius of curvature that is in a range of 100 nm to 500 nm. The at least one arc portion is positioned between the bottom and the side, and an angle between the side of the trench and the first surface of the crystalline oxide semiconductor layer is 90° or more. With such a configuration of the crystalline oxide semiconductor layer, the semiconductor device is able to have an enhanced semiconductor property.
In an aspect of a present inventive subject matter, a semiconductor device includes a crystalline oxide semiconductor layer, a first electrode electrically connected to the crystalline oxide semiconductor layer; and a second electrode electrically connected to the crystalline oxide semiconductor layer. The crystalline oxide semiconductor layer includes at least one trench in the crystalline oxide semiconductor layer at a side of a first surface of the crystalline oxide semiconductor layer. The trench includes a bottom, a side, and at least one arc portion with a radius of curvature that is in a range of 100 nm to 500 nm. The at least one arc portion is positioned between the bottom and the side, and an angle between the side of the trench and the first surface of the crystalline oxide semiconductor layer is 90° or more.
The term “radius of curvature” means, in a cross section of the trench, a radius of an osculating circle that corresponds to a curve of the arc portion. The term “arc portion” may refer to a part of a perfect circle, also may refer to a part of an ellipse shape, and only requires to have an arc shape as a whole, and may be refer to a part of a polygon with rounded corners. That is, the arc portion, in the cross section of the trench, is just required to be have a curving shape and also provided at least one part between the side and the bottom of the trench. For example, an example of an arc portion is shown in
“An angle between a side and a first surface of a crystalline oxide semiconductor layer” herein refers to, in a cross section of the trench 7, the angle between the side of the trench, that is arranged in the crystalline oxide semiconductor layer at a side of a first surface 3a of the crystalline oxide semiconductor layer 3, and the first surface 3a of the crystalline oxide semiconductor layer, is according to embodiments of the present inventive subject matter, basically about 90° or more. As such “the angle between the side of the trench and the first surface of the crystalline oxide semiconductor layer”, an angle represented by θ shown in
The trench is formed into the crystalline oxide semiconductor layer, and is not particularly limited as long as the object of the present inventive subject matter is not interfered with. The depth or the like of the trench is not particularly limited, however, according to the present inventive subject matter, the depth of the trench in the cross section of the trench is usually 200 nm or more, preferably 500 nm or more, and further preferably 1 μm or more. The upper limit of depth of the trench is not particularly limited, however, preferably 100 μm, and further preferably 10 μm. Also, the width of the trench in the cross section of the trench is not particularly limited, however, preferably 100 μm and further preferably 10 μm. With trench(es) in such a preferable range of size, semiconductor devices such as power devices are able to exhibit an enhanced semiconductor property. Also, as an embodiment of the present inventive subject matter, in the trench-cross section, the trench has a width that becomes narrower toward the bottom of the trench as a preferable example, and with such a preferable structure, an interface (for example, an interface of the crystalline oxide layer and a layer and/or a region arranged in the trench) is able to be formed in good conditions, and thus, results in obtaining a good semiconductor property. Furthermore, it is also preferable that the side of the trench is tapered and the side of the trench has a tapered angle to the first surface of the crystalline oxide semiconductor layer. Also, the tapered angle refers to, in the trench-cross section, based on a virtual plane (without being tapered and thus, with the taper angle 0°) that is perpendicular to the first surface of the crystalline oxide semiconductor layer, an angle between the virtual plane and the side of the trench (that is tapered). As an example of a tapered angle, the angle indicated as θ (θ3, θ4) in
Further, the electrode(s) may be a known one, for example, may be any of a Schottky electrode, an ohmic electrode, a gate electrode, a drain electrode and a source electrode or the like. The electrode(s) may be properly set according to a type of semiconductor device, and as electrode material(s), for example, d-block metal(s) in the periodic table may be named. Also, the electrode may be an electrode called as a barrier electrode. The barrier electrode is not particularly limited as long as the barrier electrode is able to form a barrier height between the semiconductor region and the barrier electrode. Electrode material(s) is not particularly limited as long as the electrode material(s) is used as a barrier electrode and may be an electrically-conductive inorganic material or an electrically-conductive organic material. According to embodiments of the present inventive subject matter, it is preferable that the electrode material(s) is a metal(s). The metal(s) is not particularly limited, and examples of the metal(s) include at least one metal selected from metals of Groups 4 to 11 of the periodic table. As metals of Group 4 in the periodic table, for example, titanium (Ti), zirconium (Zr), and hafnium (Hf) are named, and among them, Ti is preferable. As metals of Group 5 in the periodic table, for example, vanadium (V), niobium (Nb), and tantalum (Ta) are named. As metals of Group 6 in the periodic table, for example, one or two or more metals may be selected from chromium (Cr), molybdenum (Mo) and tungsten (W), and according to an embodiment of the present inventive subject matter, Cr is preferable because a switching property becomes better. As metals of Group 7 in the periodic table, for example, manganese (Mn), technetium (Tc), and rhenium (Re) are named. As metals of Group 8 in the periodic table, for example, include iron (Fe), ruthenium (Ru), and osmium (Os) are named. As metals of Group 9 in the Periodic Table, for example, cobalt (Co), rhodium (Rh), and iridium (Ir) are named. As metals of Group 10 in the periodic table, for example, nickel (Ni), palladium (Pd), and platinum (Pt) are named, and among them, Pt is preferable. As metals of Group 11 in the periodic table, for example, copper (Cu), silver (Ag), and gold (Au) may be named. As a method of forming a barrier electrode, for example, a known method may be named, for more specifically, such as a dry method and a wet method. The dry method, for example, such as a spattering method, vacuum deposition, or CVD may be named as a known method. The wet method such as screen printing or die coating may be named as a known method.
The crystalline oxide semiconductor layer according to embodiments of the present inventive subject matter is not particularly limited, as long as the crystalline oxide semiconductor layer is configured to form a semiconductor region. The crystalline oxide semiconductor layer (or may be just mentioned as “semiconductor region” as follows), is not particularly limited, as long as the crystalline oxide semiconductor layer contains a semiconductor as a major component, however, in the present inventive subject matter the semiconductor region preferably contains a crystalline oxide semiconductor as a major component, and further preferably is an n-type semiconductor region containing an n-type semiconductor as a major component. The crystalline oxide semiconductor preferably has a β-gallia structure or a corundum structure, and further preferably has a corundum structure. Also, the semiconductor region preferably contains at least gallium, further preferably contains a gallium compound as a major component or an InAlGaO-based semiconductor as a major component, and most preferably contains α-Ga2O3 or a mixed crystal thereof as a major component. Also, the term “major component” means that, for example, when the crystalline oxide semiconductor is α-Ga2O3, α-Ga2O3 is contained in the semiconductor region such that the atomic ratio of gallium to entire metal elements in the film becomes at a rate of 0.5 or more. In embodiments of the present inventive subject matter, the atomic ratio of gallium to the entire metal elements in the film is preferably 0.7 or more, and more preferably 0.8 or more. Also, the semiconductor region is usually a single-phase region, however, may further contain a second semiconductor region of a different semiconductor phase. Also, the semiconductor region usually has a shape of a film, and may be a semiconductor film. In addition, the thickness of the crystalline oxide semiconductor film is not particularly limited, and may be 1 μm or less, or may be 1 μm or more. According to an embodiment of the present inventive subject matter, the thickness of the crystalline oxide semiconductor film is preferably 1 μm to 40 μm, further preferably 1 μm to 25 μm. Withstand voltage of a crystalline oxide semiconductor layer is increased, for example, by increasing the crystalline oxide semiconductor layer in thickness and/or lowering carrier concentration of the crystalline oxide semiconductor layer. On the other hand, as a trade-off of increasing the crystalline oxide semiconductor layer in thickness and/or lowering carrier concentration of the crystalline oxide semiconductor layer, there is a problem that on-resistance increases. Accordingly, in an embodiment of the present inventive subject matter, if a gallium oxide-based crystalline oxide semiconductor layer such as α-Ga2O3, β-Ga2O3 or the like includes a trench(es) having an arc portion with a radius of curvature that is in a range of 100 nm to 500 nm, the arc portion is positioned between the side and the bottom of the trench, and an angle between the side of the trench and the first surface of the crystalline oxide semiconductor layer is greater than 90° to 135° or less, electric field relaxation effect is sufficiently obtainable. According to an embodiment of the present inventive subject matter, it is possible to obtain sufficient electric field relaxation effect, it is possible to decrease the gallium oxide-based crystalline oxide layer (that includes a drift region) in thickness (for example, 10 μm or less), and with such a thickness, a semiconductor device having a high withstand voltage (for example, 3000 V or higher) is able to be realized. Also, according to an embodiment of the present inventive subject matter, carrier concentration of the gallium oxide-based crystalline oxide semiconductor layer (that includes a drift region) is able to be 5.0×1016/cm3 or higher, and preferably 3.0×1017/cm3 or higher. The thickness of the crystalline oxide semiconductor layer and the carrier concentration is able to be adjusted depending to a required withstand voltage, however, as mentioned above, even with a thinner thickness of the crystalline oxide semiconductor layer and higher carrier concentration than the thickness and carrier concentration of a conventional crystalline oxide semiconductor layer, it is possible to realize a semiconductor device with a higher withstand voltage than the conventional semiconductor device, and as a result, on-resistance is able to be decreased. The surface area of the semiconductor film is not particularly limited, and may be 1 mm2 or more or may be 1 mm2 or less. Further, the crystalline oxide semiconductor is usually a single crystal, however, may be a polycrystal. Also, the semiconductor film may be a single-layer film and also may be a multi-layer film. when the semiconductor film is a multi-layer film, the thickness of the multi-layer film is preferably 40 μm or less and the multi-layer film includes at least a first semiconductor layer and a second semiconductor layer. If a Schottky electrode is arranged on the first semiconductor layer, the multi-layer film is also preferable wherein the first semiconductor layer has a carrier concentration that is less than a carrier concentration the second semiconductor layer has. In this case, the second semiconductor layer, usually, contains a dopant, and the carrier concentration of the semiconductor layer (including the first semiconductor layer and the second semiconductor layer) is able to be properly set by adjusting a doping quantity.
The oxide semiconductor film preferably contains a dopant. The dopant is not particularly limited and may be a known dopant. The dopant may be an n-type dopant such as tin (Sn), germanium (Ge), silicon (Si), titanium (Ti), zirconium (Zr), vanadium (V), and niobium (Nb) or a p-type dopant. According to the present inventive subject matter, the dopant is preferably Sn, Ge or Si. The contained amount of dopant in the semiconductor film is preferably 0.00001 atomic percent (at. %) or more, and is more preferably in a range of 0.00001 at. % to 20 at. %, and most preferably in a range of 0.00001 at. % to 10 at. %. Also, according to an embodiment of the present inventive subject matter, it is preferable that a dopant contained in a first semiconductor layer is germanium, silicon, titanium, zirconium, vanadium or niobium, and a dopant contained in a second semiconductor layer is tin, because semiconductor property is further enhanced without impairing adhesiveness.
The semiconductor film is, for example, able to be formed by a method such as a mist CVD method, and more specifically, formed by generating atomized droplets by atomizing a raw-material solution (forming atomized droplets), carrying the atomized droplets (containing mist) with a carrier gas onto a base (carrying the atomized droplets), forming a semiconductor film containing a crystalline oxide semiconductor as a major component by the atomized droplets being thermally reacted in the film-formation chamber.
(Forming Atomized Droplets)
In forming atomized droplets, a method of atomizing a raw-material solution, in that the raw-material solution is atomized to generate atomized droplets to be floating, is not particularly limited as long as the raw-material solution is able to be atomized, and may be a known method, however, in embodiments according to the present inventive subject matter, a method of forming atomized droplets using ultrasonic waves is preferable. Atomized droplets obtained by using ultrasonic waves are floating and have the initial velocity that is zero, and thus, preferable. Since atomized droplets floating in the space are carriable as gas, the atomized droplets that are floating without being blown like a spray, and thus, are preferable to avoid damage caused by the collision energy. The size of droplets is not particularly limited, and may be a few mm, however, preferably 50 μm or less, and further preferably 0.1 μm to 10 μm.
(Raw-Material Solution)
The raw-material solution is not particularly limited as long as the raw-material solution is able to be atomized and contains raw material(s) that is able to form a semiconductor region. The raw material solution may contain an inorganic material and may contain an organic material, however, the raw material(s) may be preferably a metal(s) and/or a metal compound(s) and further preferably contains one or two or more metals selected from gallium (Ga), iron (Fe), Iridium (Ir), indium (In), aluminum (Al), vanadium (V), titanium (Ti), chromium (Cr), rhodium (Rh), nickel (Ni), cobalt (Co), zinc (Zn), magnesium (Mg), calcium (Ca), silicon (Si), yttrium (Y), strontium (Sr), and barium (Ba).
In the present inventive subject matter, as the raw-material solution, in which the metal(s) in the form of a complex or a salt is dissolved or dispersed in an organic solvent or water can be suitably used. Examples of the form of the complex include an acetylacetonate complex, a carbonyl complex, an ammine complex, and a hydride complex. Examples of the form of the salt include organometallic salts (e.g., metal acetate, metal oxalate, metal citrate, etc.), metal sulfide salts, nitrified metal salts, phosphorylated metal salts, metal halide salts (e.g., metal chloride salts, metal bromide salts, metal iodide salts, etc.), and the like.
To the raw-material solution, an additive such as hydrohalic acid and an oxidant or the like is preferably mixed. Examples of the hydrohalic acid include hydrobromic acid, hydrochloric acid, and hydroiodic acid or the like, however, among them hydrobromic acid or hydroiodic acid is preferable because films are able to be obtained in better quality. Examples of the oxidant include: peroxides, such as hydrogen peroxide (H2O2), sodium peroxide (Na2O2), barium peroxide (BaO2), and benzoyl peroxide (C6H5CO)2O2; hypochlorous acid (HClO); perchloric acid; nitric acid; ozone water; organic peroxides, such as peracetic acid and nitrobenzene.
The raw-material solution may contain a dopant. It is possible to perform doping in good conditions if the dopant is contained in the raw-material solution. The dopant is not particularly limited as long as an object of the present inventive subject matter is not interfered with. Examples of the dopant include n-type dopants such as tin (Sn), germanium (Ge), silicon (Si), titanium (Ti), zirconium (Zr), vanadium (V), and niobium (Nb) or a p-type dopant. The dopant concentration, in general, may be approximately in a range of 1×1016/cm3 to 1×1022/cm3, or the dopant concentration may be set at low concentration of, for example, approximately 1×1017/cm3 or less. Also, according to an embodiment of the present inventive subject matter, the dopant may be contained to be at high concentration of approximately 1×1020/cm3 or more. According to an embodiment of the present inventive subject matter, the dopant is preferably contained such that carrier concentration of a crystalline oxide semiconductor layer becomes 1×1017/cm3 or more. Also, in a semiconductor device having a withstand voltage of 600 V, for example, including a gallium oxide-based crystalline oxide semiconductor layer including at least one trench according to the present inventive subject matter, carrier concentration of the gallium oxide-based crystalline oxide semiconductor layer is able to be in a range of 1×1017/cm3 or more and 3×1017/cm3 or less, for example.
A solvent of the raw material solution is not particularly limited, and may be an inorganic solvent such as water, etc., also may be an organic solvent such as alcohol, etc., and also may be a mixed solvent of an inorganic solvent and an organic solvent. In the present inventive subject matter, the solvent preferably contains water, and the solvent is further preferably water or a mixed solvent of water and alcohol.
(Carrying Atomized Droplets into a Film-Formation Chamber)
In carrying atomized droplets, the atomized droplets are carried into a film (layer)-formation chamber by carrier gas. The carrier gas is not particularly limited as long as an object of the present inventive subject matter is not interfered with, and thus, as the carrier gas, oxygen, ozone, an inert gas such as nitrogen, argon, etc., and a reducing gas such as a hydrogen gas, a forming gas, etc. may be named as preferable examples. The type of carrier gas may be one or two or more types, and a dilution gas at a reduced flow rate (e.g., 10-fold dilution gas) or the like may be used further as a second carrier gas. The carrier gas may be supplied from one or two or more locations. The flow rate of the carrier gas is not particularly limited, however, the flow rate of the carrier gas is preferably 0.01 L/min to 20 L/min, and further preferably 1 L/min to 10 L/min. When a dilution gas is used, the flow rate of the dilution gas is preferably 0.001 L/min to 2 L/min, and further preferably 0.1 L/min to 1 L/min.
(Forming a Film)
For forming a film, the atomized droplets carried into the film (layer)-formation chamber by carrier gas are thermally reacted (through “thermal reaction”) to form a semiconductor layer on a base that is arranged in the film (layer)-formation chamber. Herein, “thermal reaction” only requires that the atomized droplets react by heat, and conditions of reaction are not particularly limited as long as an object of the present inventive subject matter is not interfered with. and thus, the term “thermal reaction” herein may include a chemical reaction, and/or a physical reaction. The “thermal reaction” herein may include another reaction, and conditions of reaction are not particularly limited as long as an object of a present inventive subject matter is not interfered with. In this process, the thermal reaction is conducted at an evaporation temperature or higher temperatures of the evaporation temperature of the solvent of the raw material solution, however, a range of temperature for the “thermal reaction” are not too high and may be below 1000° C., and further preferably 650° C. or less, and most preferably 300° C. to 650° C. Also, the thermal reaction may be conducted in any atmosphere of a vacuum, a non-oxygen atmosphere, a reducing-gas atmosphere, and an oxygen atmosphere as long as an object of the present inventive subject matter is not interfered with, however, in a non-oxygen atmosphere or in an oxygen atmosphere is preferable. Also, the thermal reaction may be conducted in any condition of under an atmospheric pressure, under an increased pressure, and under a reduced pressure, however, according to the present inventive subject matter, the thermal reaction is preferably conducted under an atmospheric pressure. Also, a film (layer) thickness of crystalline oxide semiconductor film (layer) is able to be set by adjusting a film (layer)-formation time.
(Base)
As a base, the base is not particularly limited as long as the base is able to support a semiconductor layer to be formed on the base. Herein, “a semiconductor layer” and/or “the semiconductor layer” may be the first semiconductor layer and/or the second semiconductor layer. Furthermore, a material for the base is not particularly limited as long as an object of the present inventive subject matter is not interfered with, and also, the material may be a known one. The base may be made of a material of an organic compound. Also, the base may be made of a material of an inorganic compound. The base may have a plate shape. Examples of the shape of the base further include a circular plate shape, a shape of fiber, a shape of a stick, a shape of a round pillar, a shape of a square pillar, a shape of a tube, a shape of a spiral, a shape of a sphere and a shape of a ring. According to embodiments of a present inventive subject matter, the base is preferably a substrate. The thickness of the substrate is not particularly limited according to the present inventive subject matter.
The substrate is not particularly limited as long as the substrate has a plate shape and is able to support the semiconductor film. The substrate may be an insulating substrate, a semiconductor substrate, a metal substrate, or an electrically-conductive substrate, however, the substrate is preferably an insulating substrate, and a substrate having a metal film(s) on a surface thereof is also preferable. Examples of the substrate include a base substrate containing as a major component a substrate material with a corundum structure, a base substrate containing as a major component a substrate material with a β-gallia structure, a base substrate containing as a major component a substrate material with a hexagonal structure, and the like. The “major component” herein means to have the above-mentioned crystal structure, and, based on entire components of the substrate, becomes, at an atomic ratio, preferably 50% or more, further preferably 70% or more, and even more preferably 90% or more, and may be 100%.
In components of the substrate material is not particularly limited as long as the object of the present inventive subject matter is not interfered with, and may be a known one. Preferred examples of the substrate material with a corundum structure include α-Al2O3 (sapphire substrate) and α-Ga2O3, and more preferred examples include an a-plane sapphire substrate, an m-plane sapphire substrate, an r-plane sapphire substrate, a c-plane sapphire substrate, an α gallium oxide substrate (a-plane, m-plane, or r-plane), and the like. Examples of the base substrate containing as a major component the substrate material with a β-gallia structure include a β-Ga2O3 substrate, a mixed crystal substrate containing Ga2O3, and Al2O3, wherein Al2O3 is more than 0 wt % and 60 wt % or less, and the like. Examples of the base substrate containing the substrate material with a hexagonal structure as a major component include an SiC substrate, a ZnO substrate, a GaN substrate.
In an embodiment, after a film is formed, it is also preferable that annealing is carried out. The annealing temperature is not particularly limited as long as an object of the present inventive subject matter is not interfered with, and is generally carried out at a temperature of 300° C. to 650° C. and preferably 350° C. to 550° C. Also, the annealing time is generally one minute to 48 hours, preferably 10 minutes to 24 hours, and further preferably 30 minutes to 12 hours. The annealing treatment may be carried out in any atmosphere as long as an object of the present inventive subject matter is not interfered with, however, preferably in a non-oxygen atmosphere or in a nitrogen atmosphere.
In embodiments of the present inventive subject matter, the semiconductor film may be arranged directly on the base or may be arranged on another layer, such as a buffer layer(s) and a stress relief layer(s) arranged on the base. A method(s) of forming each layer is not particularly limited and may be a known method, however, in embodiments of the present inventive subject matter, a mist CVD method is preferable.
Also, according to an embodiment of the present inventive subject matter, it is preferable that the crystalline oxide semiconductor layer contains at least gallium. Further, as one of preferable embodiments of the present inventive subject matter, it is preferable that the crystalline oxide semiconductor layer has a corundum structure. As an embodiment, the semiconductor film may be separated from the base or the like or the base and another layer by a known method, and then, may be used as a semiconductor region, or may be used as it is in a semiconductor device. Furthermore, as a preferable embodiment, the crystalline oxide semiconductor layer includes two or more trenches. Also, as a preferable embodiment, the trench(es) has a width that is 2 μm or less, and the crystalline oxide semiconductor layer preferably includes four or more trenches. The two or more trenches are spaced from one another and arranged in the crystalline oxide semiconductor layer at a side of the first surface of the crystalline oxide semiconductor layer. According to such an embodiment, the semiconductor device is able to be more suitable for a power device and obtain an enhanced semiconductor property, and that leads to miniaturization of the semiconductor device. The trench of the crystalline oxide semiconductor layer has at least one arc portion between the bottom and the side of the trench, the at least one arc portion with a radius of curvature that is in a range of 100 nm to 500 nm. When the crystalline oxide semiconductor layer includes a trench with two or more arc portions, each radius of curvature of the arc portions requires to be in a range of 100 nm to 500 nm. According to an embodiment the present inventive subject matter, in a case that the crystalline oxide semiconductor layer includes two or more arc portions, the two or more arc portions with radiuses of curvature that are in a range of 100 nm to 500 nm, and the radiuses of curvature of all of the arc portions are further preferably in a range of 100 nm to 500 nm.
The trench(es), for example, is able to be formed by a dry etching method with high pressure or the like. More specifically, for example, a method at least including etching a crystalline oxide with plasma etching gas, and wherein the pressure of the etching gas is in a range of 1 Pa or more and 10 Pa or less is named. In the etching method, the pressure of the etching gas is preferably 2 Pa or more. Also, it is preferable that the plasma etching gas contains at least halogen. It is also preferable that the plasma etching gas contains at least gallium. It is also preferable that the etching is performed under an inert gas atmosphere. Also, it is preferable that the inert gas is argon. Also, it is preferable that the etching is performed in a halogen gas atmosphere. Also, it is preferable that the bias of the plasma of etching gas is 25 W or more. With such a preferable etching method, it is possible to easily form trenches.
Some embodiments are explained in more details using figures as follows, however, the present inventive subject matter is not limited thereto.
According to an embodiment of the present inventive subject matter, a crystalline oxide semiconductor layer 3 (that may be called as a semiconductor region) includes at least one trench 7 formed in the crystalline oxide semiconductor layer 3 at a side of a first surface 3a. The trench 7 includes a bottom, a side, and at least one arc portion between the bottom and the side of the trench 7. Also, the crystalline oxide semiconductor layer 3 is electrically connected to at least one electrode. An embodiment of a semiconductor device according to the present inventive subject matter is applicable to a semiconductor device including a trench. For example,
Method(s) of forming each layer of the semiconductor device of
Electrode material(s) of Schottky and ohmic electrodes may be known electrode material(s). Examples of the electrode material(s) include metals such as Al, Mo, Co, Zr, Sn, Nb, Fe, Cr, Ta, Ti, Au, Pt, V, Mn, Ni, Cu, Hf, W, Ir, Zn, In, Pd, Nd, Ag, or alloy(s) thereof, metal oxide conductive films such as tin oxide, zinc oxide, indium oxide, indium tin oxide (ITO), and indium zinc oxide (IZO), organic conductive compounds such as polyaniline, polythiophene, and polypyrrole, and combination(s) of these materials.
Formation of Schottky and ohmic electrodes is able to be performed by a known method(s) such as, for example, a vacuum evaporation method or a sputtering method. More specifically, for example, when a Schottky electrode is formed, a layer of Mo and a layer of Al are arranged to have a layered structure, on that patterning is performed with a technique of photolithography.
When a reverse bias is applied to the SBD shown in
Examples of material(s) of a dielectric layer 104 include GaO, AlGaO, InAlGaO, AlInZnGaO4, AlN, Hf2O3, SiN, SiON, Al2O3, MgO, GdO, SiO2, and Si3N4. By arranging such an insulator as an insulating layer, semiconductor properties are able to function at an interface in good conditions. The dielectric layer 104 is arranged between the n−-type semiconductor layer 101 and a Schottky electrode 105a. Forming the insulation layer is able to be performed by a known method such as a spattering method, a vacuum evaporation method, and a CVD method.
On the drain electrode 135c, for example, the first n+-type semiconductor layer 131b that has a thickness of 100 nm to 100 μm is formed, and on the first n+-type semiconductor layer 131b, for example, the n−-type semiconductor layer 131a that has a thickness of 100 nm to 100 μm is formed. Also, on the n−-type semiconductor layer 131a, the second n+-type semiconductor layer 131c is formed, and on the second n+-type semiconductor layer 131c, the source electrode 135b is formed.
Also, in the n−-type semiconductor layer 131a and the second n+-type semiconductor layer 131c, trenches penetrating the second n+-type semiconductor layer 131c and reaching the middle of n−-type semiconductor layer 131a are formed. In each of the trenches, for example, a gate electrode 135a is buried in the trench through a gate insulation film 134 having a thickness of 10 nm to 1 μm and arranged in the trench, for example.
In the state of “on” of the MOSFET shown in
In manufacturing the MOSFET in
A MOSFET obtained as mentioned above becomes to have more enhanced semiconductor property than a conventional trench MOSFET. Also,
The semiconductor device is particularly useful for power devices. Also, as an embodiment of the present inventive subject matter, the semiconductor device is preferably a vertical semiconductor device. Examples of the semiconductor device include a diode, and a transistor (such as a MESFET, for example), and the semiconductor device is particularly suitable for a diode, and further suitable for a Junction Barrier Schottky Diode (JBS).
A semiconductor device according to the present inventive subject matter is, provided with the mentioned above, able to be suitably used as a power module, inverter, or converter, using further known methods, and is also suitably used in, for example, semiconductor systems using a power device. The power device can be obtained from the semiconductor device or obtained as a semiconductor device by connecting the semiconductor device to wiring patterns by using a known method, for example.
Some practical examples according to the present inventive subject matter are explained as follows, however, the present inventive subject matter is not limited thereto.
1. Forming a Semiconductor Layer
1-1. A Film (Layer)-Formation Apparatus
With reference to
1-2. Preparation of Raw-Material Solution
A raw-material solution was prepared by mixing hydrobromic acid to be 10% in volume ratio into an aqueous solution of 0.1M gallium bromide.
1-3. Preparation of Film-Formation
The raw material solution 24a obtained at the above 1-2. was contained in the mist generator 24. Then, as a substrate 20, a sapphire substrate was placed on a heater 28, and the heater 28 was activated to raise the temperature in the film-formation chamber 30 up to 630° C. Then, the flow-control valves 23a and 23b were opened to supply carrier gas from carrier gas supply devices 22a and 22b to the film-formation chamber 30 to replace the atmosphere in the film-formation chamber 30 sufficiently with the carrier gas. After that, the flow of the carrier gas was adjusted to be 1.0 L/min, and the flow of the carrier gas (dilution) was adjusted to be 2.0 L/min. As the carrier gas, nitrogen was used.
1-4. Formation of Semiconductor Film
Next, the ultrasonic transducer 26 was activated to oscillate at 2.4 MHz, and the oscillation caused by the ultrasonic transducer was propagated through water 25a to the raw-material solution 24a to atomize the raw-material solution 24a to form atomized particles of the raw material. The atomized particles were introduced in the film-formation chamber 30 by the carrier gas, and the atomized particles were thermally reacted in the film-formation chamber 30 under an atmospheric pressure at a temperature that was 630° C. Accordingly, a semiconductor film was formed on the substrate 20. The thickness of the film was 4.1 μm and the film-formation time was 105 minutes.
1-5. Evaluation
Phase of the film obtained at the above 1-4. was identified by an X-ray diffraction (XRD) instrument as a film of α-Ga2O3.
2. Etching
Under conditions indicated in the following Table 1, trenches were formed in the semiconductor film by an inductively-coupled plasma reactive-ion etching (ICP-RIE) apparatus. Arc portions of the trenches have radiuses of curvatures that are in a range of 100 nm or more to 500 nm or less.
Trenches were formed by the same conditions as the conditions of the Practical Example 1 except that etching was performed under conditions indicated in the Table 1 to form trenches.
Trenches were formed in a semiconductor film (that may be mentioned as a crystalline oxide semiconductor layer) by the same conditions as the conditions of the Practical Example 1 except that etching was performed under conditions indicated in the Table 2 to form trenches. The trenches that were obtained are shown in
According to the Practical Examples 1 to 3, the crystalline oxide semiconductor layer in each of the Practical Examples includes at least one trench in the crystalline oxide semiconductor layer at a side of a first surface of the crystalline oxide semiconductor layer, and the trench includes a bottom, a side, and at least one arc portion with a radius of curvature that is in a range of 100 nm to 500 nm. The at least one arc portion is positioned between the bottom and the side, and an angle between the side of the trench and the first surface of the crystalline oxide semiconductor layer is greater than 90° to 135° or less. With such a configuration, electric-field relaxation effect is sufficiently obtained in a semiconductor device including a gallium oxide-based crystalline oxide semiconductor film. As a result, on-resistance of a semiconductor device including the gallium oxide-based semiconductor layer was able to be decreased. Also, according to the Practical Example 3, it is possible to form trenches each having arc portions with equivalent radius of curvature, on-resistance of the semiconductor device is expected to be further decreased.
Trenches were formed by the same conditions as the conditions of the Practical Example 1 except that etching was performed under conditions indicated in the Table 1 to form trenches. A trench was formed to include a bottom with a convex shape and a corner between the bottom and a side, and the trench was not formed in good quality.
Trenches were formed by the same conditions as the conditions of the Practical Example 1 except that etching was performed under conditions indicated in the Table 1 to form trenches. The trench that was obtained included sides that were reverse tapered and shaved off, and an inner width in the trench became wider than a width at an opening of the trench. An arc portion between the bottom and the side of the trench was formed, however, the arc portion became bigger with a radius of curvature that was 1 μm or more, and thus, the trench that is not in good quality was obtained.
Semiconductor devices according to the present inventive subject matter are able to be used for semiconductors (for example, chemical compound semiconductor electronic devices etc.), electronic components, parts of electronic appliances, optical and electronic photo-related devices, and industrial members in various fields, and especially useful for power devices.
Number | Date | Country | Kind |
---|---|---|---|
2019-206570 | Nov 2019 | JP | national |
2020-176965 | Oct 2020 | JP | national |