Claims
- 1. A semiconductor device including a reference voltage, comprising:
- a substrate region of a first conductivity type;
- a bias generating circuit, coupled to the substrate region, including means for biasing the substrate region toward a predetermined voltage; and
- a MOS transistor, juxtaposed to the substrate region, including
- a source region of a second conductivity type coupled to the reference voltage, the source region defining a P-N junction with the substrate region,
- a gate electrode, and
- a drain region of the second conductivity type, the substrate region having an impurity concentration within a range causing the MOS transistor to be of the enhancement type at times when the difference between a voltage in the substrate region and the reference voltage is substantially equal to a built-in potential of the P-N junction.
- 2. The semiconductor device according to claim 1, wherein a distance between the source and drain regions of the MOS transistor is less than one micron.
- 3. The semiconductor device according to claim 1, wherein the impurity concentration of the substrate region is between 1.times.10.sup.15 cm.sup.-3 and 3.times.10.sup.16 cm.sup.-3.
- 4. The semiconductor device according the claim 3, wherein the substrate region is a P-type well region in a semiconductor substrate and the MOS transistor is an N-channel MOS transistor, and the predetermined voltage is lower than the reference voltage.
- 5. The semiconductor device according to claim 3, wherein the substrate region is an N-type, and the MOS transistor is a P-channel type, and the predetermined voltage is higher than the reference voltage.
- 6. The semiconductor device according to claim 1, further including an enhancement type MOS memory cell transistor, juxtaposed to the substrate region, including
- a memory cell transistor source region, and
- a memory cell transistor drain region,
- wherein the distance between memory cell transistor source and drain regions is less than one micron.
- 7. The semiconductor device according to claim 1, wherein a distance between the source and drain regions of the MOS transistor is less than one micron, and the impurity concentration of the substrate region is between 1.times.10.sup.15 cm.sup.-3 and 3.times.10.sup.16 cm.sup.-3.
- 8. The semiconductor device according to claim 1, further including an enhancement type MOS memory cell transistor, juxtaposed to the substrate region, including
- a memory cell transistor source region, and
- a memory cell transistor drain region,
- wherein the distance between the memory cell transistor source and drain regions is less than one micron, and the impurity concentration of the substrate region is between 1.times.10.sup.15 cm.sup.-3 and 3.times.10.sup.16 cm.sup.-3.
- 9. The semiconductor device according to claim 1, wherein a distance between the source and drain regions of the MOS transistor is less than one micron, and the semiconductor device further includes
- a second MOS transistor, juxtaposed to the substrate region, of the enhancement type and constituting a memory cell including
- a second source region, and
- a second drain region,
- wherein the distance between the second source region and second drain region is less than one micron, and the impurity concentration of the substrate region is between 1.times.10.sup.15 cm.sup.-3 and 3.times.10.sup.16 cm.sup.-3.
- 10. A semiconductor device including a reference voltage and a power voltage, comprising:
- a substrate region of a first conductivity type;
- a bias generating circuit, coupled to the substrate region, having a limited current capacity for biasing the substrate region toward a predetermined voltage by supplying a current to the substrate region; and
- a MOS transistor, juxtaposed to the substrate region, including
- a source region of a second conductivity type coupled to the reference voltage, the source region defining a P-N junction with the substrate region,
- a gate electrode, and
- a drain region of the second conductivity type, the bias generating circuit operating at the limited current capacity and the difference between a voltage in the substrate region and the reference voltage being substantially equal to a built-in potential of the P-N junction at a time when the power source voltage exceeds a certain value, and the substrate region having an impurity concentration having an upper limit causing the MOS transistor to have a positive threshold at times when the difference between the voltage in the substrate region and the reference voltage is substantially equal to the built-in potential.
- 11. The semiconductor device according to claim 10, wherein a distance between the source and drain regions of the MOS transistor is less than one micron, and the impurity concentration of the substrate region is between 1.times.10.sup.15 cm.sup.-3 and 3.times.10.sup.16 cm.sup.-3.
- 12. The semiconductor device according to claim 10, further including a second MOS transistor of the enhancement type and constituting a memory cell, juxtaposed to the substrate region, including
- a second source region, and
- a second drain region,
- wherein the distance between the second source region and second drain region of the second MOS transistor is less than one micron, and the impurity concentration of the substrate region is between 1.times.10.sup.15 cm.sup.-3 and 3.times.10.sup.16 cm.sup.-3.
- 13. The semiconductor device according to claim 10, wherein a distance between the source and drain regions of the MOS transistor is less than one micron, and the semiconductor device further includes
- an enhancement type MOS memory cell transistor, juxtaposed to the substrate region, including
- a memory cell transistor source region, and
- a memory cell transistor drain region,
- wherein the distance between memory cell transistor source and drain regions is less than one micron, and the impurity concentration of the substrate region is between 1.times.10.sup.15 cm.sup.-3 and 3.times.10.sup.16 cm.sup.-3.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-130710 |
May 1989 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/520,057 filed May 3, 1990 now abandoned.
US Referenced Citations (3)
Non-Patent Literature Citations (1)
Entry |
H. Ishiuchi, et al., "Submicron CMOS Technologies for Four Mega Bit Dynamic Ram", May 1985, IEEE, pp. 706-709. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
520057 |
May 1990 |
|