Claims
- 1. A semiconductor device, comprising:first and second source/drain regions formed spaced apart with a channel region therebetween at a main surface of a semiconductor region; a gate electrode formed on said channel region; a first etch stop layer comprised of an insulating film formed over said gate electrode; a first interlayer insulating film formed on said first etch stop layer; a bit line opening formed in a region of said first interlayer insulating film and said first etch stop layer located on said first source/drain region; a first capacitor opening formed in a region of said first interlayer insulating film and said first etch stop layer located on said second source/drain region; a bit line connected to said first source/drain region through said bit line opening; a plug electrode connected to said second source/drain region through said first capacitor opening and filling said first capacitor opening, and having its top surface area larger than its bottom surface area; and a conductive layer having a vertically extending capacitor contact portion electrically connected to the top surface of said plug electrode, and a capacitor lower electrode formed integrally with the top of said capacitor contact portion, said lower electrode having a pair of vertically extending parts at opposite ends of a horizontal region, wherein the capacitor contact portion of said conductive layer has a horizontally extending part formed to cover top and side surfaces of said bit line with a first insulating film located therebetween.
- 2. The semiconductor device according to claim 1, whereinsaid first insulating film includes: an upper insulating film formed in contact with the top surface of said bit line, and a sidewall insulating film formed in contact with the side surface of said bit line and a side surface of said upper insulating film, and the top surface of said bit line is located above the top surface of said plug electrode.
- 3. The semiconductor device according to claim 1, wherein the surface of said capacitor lower electrode has an irregular shape.
- 4. A semiconductor device, comprising:first and second source/drain regions formed spaced apart with a channel region therebetween at a main surface of a semiconductor region; a gate electrode formed on said channel region; a first etch stop layer comprised of an insulating film formed over said gate electrode; a first interlayer insulating film formed on said first etch stop layer; a bit line opening formed in a region of said first interlayer insulating film and said first etch stop layer located on said first source/drain region; a first capacitor opening formed in a region of said first interlayer insulating film and said first etch stop layer located on said second source/drain region; a bit line connected to said first source/drain region through said bit line opening; a plug electrode connected to said second source/drain region through said first capacitor opening and filling said first capacitor opening, and having its top surface area larger than its bottom surface area; a conductive layer having a capacitor contact portion electrically connected to the top surface of said plug electrode and extending vertically, and a capacitor lower electrode formed integrally with the top of said capacitor contact portion and extending horizontally, wherein the capacitor contact portion of said conductive layer has a horizontally extending part and is formed to cover top and side surfaces of said bit line with a first insulating film located therebetween; a second etch stop layer comprised of an insulating film formed on said first interlayer insulating film and said first insulating film; a second interlayer insulating film formed on said second etch stop layer; and a second capacitor opening formed in said second interlayer insulating film and said second etch stop layer to reach the first capacitor opening, wherein: an end of said second etch stop layer located between said second interlayer insulating film and said first insulating film is removed on a side of said second capacitor opening to form a concave portion on a top side end of said bit line, said capacitor contact portion is formed to fill said second capacitor opening and said concave portion and to extend over said bit line, and said capacitor lower electrode is formed to extend along a top surface of said second interlayer insulating film.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-125257 |
May 1997 |
JP |
|
Parent Case Info
This application is a Divisional of application Ser. No. 09/975,160 filed Nov. 20, 1997, now U.S. Pat. No. 6,194,756.
US Referenced Citations (8)
Foreign Referenced Citations (5)
Number |
Date |
Country |
19729602 |
Feb 1998 |
DE |
5-136369 |
Jun 1993 |
JP |
6-260609 |
Sep 1994 |
JP |
8-167700 |
Jun 1996 |
JP |
10-308498 |
Nov 1998 |
JP |
Non-Patent Literature Citations (2)
Entry |
German Office Action with English translation. |
“A High Density 4Mbit DRAM Process Using a Fully Overlapping Bitline Contact (FoBIC) Trench Cell,” by Kusters et al., VLSI Technology, May 18-21, 1987, pp. 93-94. |