1. Field of the Invention
The present invention relates to the circuit configuration and layout of a pixel area of an active matrix display device in which thin-film transistors are used and source lines formed above gate lines. In particular, the invention relates to the structure of an auxiliary capacitor.
2. Description of the Related Art
In recent years, techniques of forming thin-film transistors (TFTs) on an inexpensive glass substrate have been made rapid progress. This is because of increased demand for the active matrix liquid crystal display device.
In the active matrix liquid crystal display device, thin-film transistors are provided for respective ones of hundreds of thousands to millions of pixels that are arranged in matrix form and the charge entrance and exit to each pixel is controlled by the switching function of the thin-film transistor.
A liquid crystal is interposed between each pixel electrode and an opposed electrode, to form a kind of capacitor. Therefore, image display is realized by controlling the quantity of light passing through the liquid crystal panel by varying the electro-optical characteristic of the liquid crystal by controlling the entrance and exit of change to and from this capacitor with the thin-film transistor.
The capacitor having the above structure has a problem that since the voltage held by the capacitor gradually decreases due to current leakage, it changes the electro-optical characteristic of the liquid crystal and deteriorates the contrast of image display.
A common measure to solve the above problem is a configuration in which an additional capacitor called an auxiliary capacitor is provided in parallel with the capacitor including the liquid crystal and charge equivalent to charge that is lost due leakage etc. is supplied to the capacitor including the liquid crystal.
In the active matrix circuit 3, a number of gate lines 4 and source lines 5 are provided so as to cross each other and pixel electrodes 7 are provided at the respective intersecting points. A switching element (thin-film transistor) 6 is provided to control charge that enters or exits from each pixel electrode 7. Selection is made between the top-gate thin-film transistor (the gate electrode is formed above the active layer) and the bottom-gate thin-film transistor (the active layer is formed above the gate electrode) in accordance with the necessary circuit structure, the manufacturing process, the required characteristics, and other factors. Further, as described above, to prevent a variation in pixel voltage due to leak current, an auxiliary capacitor 8 is provided in parallel with each pixel capacitor.
On the other hand, the conductivity of the thin-film transistor is varied by illumination with light. To prevent this phenomenon, it is necessary to cover each thin-film transistor with a light-interruptive coating (black matrix). The light-interruptive coating is formed so as to also cover the portions between the pixels to prevent color or brightness contamination between the pixels and a display failure due to a disordered electric field at pixel boundaries.
So, the light-interruptive coating assumes a matrix shape and hence is called a black matrix (BM). At first, in favor of advantages in a manufacturing process, the black matrix was provided over the substrate (opposed substrate) that opposes the substrate on which the active matrix circuit is formed. However, recently, because of the need for increasing the area of each pixel (aperture ratio), it is proposed to provide the black matrix over the substrate on which the active matrix circuit is formed.
Various proposals haven made of the structure of the auxiliary capacitor. However, it is difficult to obtain a large capacitance while maintaining the area of the open portion (light-transmissive portion) of each pixel.
The present invention has been made in view of the above circumstances in the art, and an object of the invention is therefore to provide a structure of an auxiliary capacitor which can provide a large capacitance while maintaining the area of the open portion (light-transmissive portion) of each pixel.
According to one aspect of the invention there is provided an active matrix liquid crystal display device comprising a thin-film transistor having a source region to which a pixel electrode is electrically connected; a drain electrode connected to a drain region of the thin-film transistor and formed in the same layer as a source line, the drain electrode having a pattern that covers 50% or more of an active layer of the thin-film transistor; and an auxiliary capacitor formed by using the drain electrode.
With the above configuration, the aperture ratio of the pixel can be increased because the auxiliary capacitor is formed above the thin-film transistor.
Another aspect of the invention attains the above object by forming a conductive light-interruptive film over the active-matrix-side substrate, keeping it at a constant potential, and using it as one electrode of the auxiliary capacitor. Since originally the light-interruptive film does not transmit light, the aperture ratio does not decrease even if it is used as one electrode of the auxiliary capacitor.
The active matrix liquid crystal display device of the invention comprises:
(1) a thin-film transistor;
(2) a gate line and a source line formed above the gate line;
(3) a conductive film serving as a light-interruptive film and kept at a constant potential;
(4) a metal wiring connected to a drain region of the thin-film transistor and made of the same layer as the source line; and
(5) an interlayer insulating film formed between the source line and the conductive film, and comprising at least two insulating layers.
In the invention, the thin-film transistor may be of either the top gate type or the bottom gate type as long as the above conditions are satisfied. This is, since the main improvements of the invention relate to the structure above the source line, the structure below the source line (i.e., the positional relationship between the gate line and the active layer) is irrelevant. Also, the interlayer insulating layer may consist of three or more layers.
According to another aspect of the invention, in the above configuration, an auxiliary capacitor having the metal wiring and the conductive film (light-interruptive film) as electrodes and at least the lower insulating layer of the interlayer insulating film as a dielectric is formed in a region where the upper insulating layer of the interlayer insulating film is removed by etching. The dielectric may consist of two or more insulating layers.
According to a further aspect of the invention, in the above configuration, the conductive film (light-interruptive film) overlaps with the metal wiring and has a portion that is in contact with the lower insulating layer.
In the two aspects of the invention just mentioned above, it is effective to employ, as the main component of the lower insulating layer, silicon nitride that is produced stably in semiconductor processes and has a large relative dielectric constant. In this case, the dielectric of the auxiliary capacitor may be composed of only a silicon nitride layer or may have a multi-layer structure of a silicon nitride film and some other coating (for instance, a silicon oxide film).
In this case, the dielectric is made thinner and the use of silicon nitride having a large dielectric constant realizes a large capacitance. In the invention, the thickness of the silicon nitride layer is set at 1,000 Å or less, preferably 500 Å or less.
In this configuration, since the silicon nitride film covers the active matrix circuit from above the source lines, the barrier function of silicon nitride resulting from its high moisture resistance, high resistance to ions, etc. can be utilized effectively.
In the invention, it is effective to form the upper insulating layer by using an organic resin, which is easy to be planarized (for instance, polyimide, polyamide, polyimideamide, epoxy, or acrylic). In this case, since the organic resin is insufficient in barrier function (the moisture resistance, the resistance to ions, etc. are low), it is desirable that the lower insulating layer be made of a material exhibiting a superior barrier function such as silicon nitride, aluminum oxide, or aluminum nitride.
In the invention, it is effective to provide the metal wiring in a region of each pixel where disclination (alignment disorder of liquid crystal molecules due to irregularity or a lateral electric field) is prone to occur. Among various kinds of disclination, disclination due to dust or the like can be eliminated by cleaning of a manufacturing process. However, disclination caused by irregularity in the device structure (for instance, irregularity in the vicinity of a pixel electrode contact) or a lateral electric field cannot be eliminated thoroughly. It is not proper to use, for display, a pixel region where disclination occurs. Conventionally, such a region is covered with a light-interruptive film so as not to serve for display. In contrast, in the invention, the auxiliary capacitor can be provided in such a region, whereby the available area of each pixel can be utilized efficiently.
First, a 500-Å-thick amorphous silicon film is formed over a glass substrate 11 by plasma CVD or low-pressure CVD. It is preferable to form a 3,000-Å-thick silicon oxide film as an underlayer film on the glass substrate 11 by sputtering or plasma CVD. The underlayer film may be omitted in a case of using a quartz glass substrate.
Then, an active layer 12 of a thin-film transistor is obtained by converting the amorphous silicon film into a crystalline silicon film by a known annealing technique such as heating or laser light illumination and etching the crystalline silicon film.
Then, a 1,000-Å-thick silicon oxide film 13 as a gate insulating film is formed by plasma CVD, low-pressure CVD, or sputtering. A gate line (gate electrode) 14 is then obtained by forming and a 5,000-Å-thick polysilicon film containing phosphorus by low-pressure CVD and etching it (see
Subsequently, a source 15 and a drain 16 are formed by implanting, into the active layer 12, ions of phosphorus that is an impurity for imparting n-type conductivity at a dose of 5×1014 to 5×1015 atoms/cm2. The source 15 and the drain 16 are given n-type conductivity. After the implantation of impurity ions, the impurity-ion-implanted regions are activated by performing a heat treatment or illumination with laser light or strong light.
Then, after a 5,000-Å-thick silicon oxide interlayer insulating film 17 is formed, contact holes reaching the source 15 and the drain 16 are formed by etching both the interlayer insulating film 17 and the gate insulating film 13. Then, a source line 18 and a metal wiring (auxiliary capacitor electrode) 19 are formed by a known metal wiring forming technique (see
Thereafter, a silicon nitride film 20 is formed at a thickness of 250-1,000 Å (in this embodiment, 500 Å) by a plasma CVD method that uses silane and ammonia, silane and N2O, or silane, ammonia, and N2O. Alternatively, the silicon nitride film 20 may be formed by using dichlorosilane and ammonia. As a further alternative, it may be formed by low-pressure CVD, photo CVD, or other proper methods.
Subsequently, a polyimide layer 21 is formed by spin coating at a thickness of at least 8,000 Å, preferably 1.5 μm. The surface of the polyimide layer 21 is planarized. An interlayer insulating film consisting of the silicon nitride layer 20 and the polyimide layer 21 is thus formed. Then, an opening 22 for an auxiliary capacitor is formed by etching the polyimide layer 21 (see
Depending on the etchant used, the silicon nitride layer 20 may also be etched in the step of etching the polyimide layer. 21. Therefore, to protect the silicon nitride film 20, a silicon oxide film having a thickness of 50-500 Å, for instance, 200 ÅA, may be formed between the silicon nitride layer 20 and the polyimide layer 21.
Then, a 1,000-Å-thick titanium film is formed by sputtering. It goes without saying that some other metal film such as a chromium film or an aluminum film may be formed, and that other proper film forming methods may be used. A black matrix 23 is formed by etching the titanium film so as to cover the opening 22 for an auxiliary capacitor (see
Then, after a 5,000-Å-thick polyimide film 24 is formed as an interlayer insulating film, a contact hole reaching the metal electrode 19 is formed by etching the polyimide films 21 and 24 in the contact region 31. A pixel electrode 25 is then formed by forming a 1,000-Å-thick ITO (indium tin oxide) film by sputtering and etching it (see
An active matrix circuit is thus completed. An insulating film made of polyimide, like the one used in this embodiment, can easily be planarized and hence is very advantageous. In this embodiment, the auxiliary capacitor is formed in the region 22 where the black matrix 23 and the metal wiring 19 are in close proximity to each other. The silicon nitride layer 17 serves as a dielectric.
In view of the above, in this embodiment, a metal wiring 19 is provided in a right-hand region of the pixel as shown in
Further, an opening 22 is formed in the metal wiring 19 and is covered with a black matrix 23. It is effective to form a contact for a pixel electrode in a bottom-right region 31 as shown in
In this manner, the auxiliary capacitor is formed in the region where disclination is prone to occur. In this embodiment, the auxiliary capacitor that is provided in the top portion of the pixel in the circuit of the first embodiment is moved to the right-hand region and hence the area of the opening remains the same in terms of the circuit designing. However, the effective opening area can be increased by overlapping the disclination and the auxiliary capacitor (or BM) with each other.
In this embodiment, rubbing is performed in the bottom-left to top-right direction, in which case disclination is prone to occur in a bottom-left region. While in the second embodiment the auxiliary capacitor is provided in such a region where disclination is prone to occur, in this embodiment part of the active layer of the thin-film transistor of the next row is additionally formed in this region. That is, as shown in
Further, an opening 22 is formed in a metal wiring 19 and is covered with a black matrix 23 (see
In this manner, the auxiliary capacitor and part of the thin-film transistor are formed in the region where disclination is prone to occur. According to this embodiment, the available area of each pixel can be utilized more efficiently by a degree corresponding to the removal of the branch portion of the gate line.
In this embodiment, rubbing is performed in the bottom-left to top-right direction as in the case of the third embodiment and hence disclination is prone to occur in a bottom-left region. While in the second embodiment the auxiliary capacitor is provided in such a region and in the third embodiment the auxiliary capacitor and part of the active layer of a single-gate thin-film transistor are formed in this region, in this embodiment the active layer of a triple-gate thin-film transistor and the gate electrode are provided in this region as well as the auxiliary capacitor.
First, a triple-gate thin-film transistor used in this embodiment will be outlined with reference to
That is as shown in
It is known that it is particularly effective to use this type of multiple transistor as a switching transistor of an active matrix (refer to Japanese Examined Patent Publication No. Hei. 5-44195).
Although the thin-film transistor having the above structure occupies a bottom-left region of the pixel of the next row, this does not reduce the aperture ratio as in the case of the second and third embodiments because this region is a region where disclination is prone to occur. That is, as shown in
Further, an opening 22 is formed in the metal wiring 29 and is covered with a black matrix 23 (see
In this manner, the auxiliary capacitor and part of the thin-film transistor are formed in the region where disclination is prone to occur. This embodiment is disadvantageous as compared to the third embodiment in that the gate line needs the branch portion as in the case of the circuit of the second embodiment, by virtue of the use of the triple-gate thin-film transistor the auxiliary capacitance may be far smaller than in the third embodiment. Therefore, on balance, this embodiment is superior to the third embodiment in terms of characteristics.
As in the case of the first embodiment, a 500-Å-thick amorphous silicon film is formed, by plasma CVD or low-pressure CVD, on a glass substrate 11 on which a proper underlayer film is formed. Then, an active layer 12 of a thin-film transistor is obtained by converting the amorphous silicon film into a crystalline silicon film by a known annealing technique and etching the crystalline silicon film.
Then, a 1,000-Å-thick silicon oxide film 13 is formed as a gate insulating film. A gate line (gate electrode) 14 is then obtained by forming a 5,000-Å-thick polysilicon film containing phosphorus by low-pressure CVD and etching it (see
Subsequently, a source 15 and a drain 16 are formed by implanting, into the active layer 12, ions of phosphorus that is an impurity for imparting n-type conductivity at a dose of 5×1014 to 5×1015 atoms/cm2. Annealing is performed after the implantation of impurity ions.
Thereafter, a 2-μm-thick silicon oxide interlayer insulating film 17 is formed by a known insulating layer forming technique, and its surface is planarized by a known planarization technique (for instance, chemical mechanical polishing (CMP)). Then, contact holes reaching the source 15 and the drain 16 are formed by etching the interlayer insulating film 17 and the gate insulating film 13. Then, a source line 18 and a metal wiring (auxiliary capacitor electrode) 19 are formed by a known metal wiring forming technique. At this time, the metal wiring 19 is formed so as to cover the gate line 14 (see
Where the gate line 14 for driving the pixel electrode concerned and the metal wiring 19 that is connected to the pixel electrode overlap with each other as shown in
Thereafter, a silicon nitride film 20 is formed at a thickness of 250-1,000 Å (in this embodiment, 500 Å). A 200-Å-thick silicon oxide film (not shown) is then deposited. Subsequently, a polyimide layer 21 is formed by spin coating at a thickness of at least 8,000 Å or more, preferably 1.5 μm. The surface of the polyimide layer 21 is planarized. An interlayer insulating film consisting of the silicon nitride layer 20 and the polyimide layer 21 is thus formed. Then, an opening 22 for an auxiliary capacitor is formed by etching the polyimide layer 21 (see
Then, a 1,000-Å-thick titanium film is formed by sputtering. A black matrix 23 is formed so as to cover the opening 22 for an auxiliary capacitor by etching the titanium film.
Then, after a 5,000-Å-thick polyimide film 24 is formed as an interlayer insulating film, a contact hole reaching the metal electrode 19 is formed by etching the portions of the polyimide films 21 and 24 in the region 31. A pixel electrode 25 is then formed by forming a 1,000-Å-thick ITO (indium tin oxide) film by sputtering and etching it (see
An active matrix circuit is thus completed. Although this embodiment is directed to the case of using the single-gate TFT, a similar pixel circuit may be obtained by using a multi-gate TFT, in which case the same advantages are obtained.
This embodiment will be described below with reference to
A gate insulating film (not shown) is formed on the active is layers 105-108. Gate lines 101 and 102 are formed on the gate insulating film.
The portions of each of the active layers 105-108 where the gate line 101 or 102 crosses the active layer become channel forming regions.
An interlayer insulating film (not shown) is formed on the gate lines 101 and 102, and source lines 103 and 104 are formed on the interlayer insulating film.
For example, the source line 104 is connected to the source region that is formed in the active layer 106 via a contact 109.
Drain electrodes 109-112 are formed by using the same material as the source lines 103 and 104 are done (i.e., by patterning the same film as the source lines 103 and 104 are done).
The drain electrodes 109-112 will be used to form capacitors and constitute parts of a black matrix.
An extension 113 of the drain electrode 112 is a pattern to increase the capacitance.
Each of the drain electrodes 109-112 is shaped so as to cover half or more of the active layer. With this structure, a desired auxiliary capacitance can be obtained without a large reduction in aperture ratio.
In the configuration of this embodiment, the auxiliary capacitor is formed so as to cover the TFT and hence the aperture ratio of the pixel can be maximized.
Further, a large capacitance can be obtained by forming the capacitor between the capacitor line and the drain electrode that is formed between the drain region and the pixel electrode at the same time as the source line. This is because this configuration allows the dielectric film (in this embodiment, the silicon nitride film) that constitutes the auxiliary capacitor to be made thinner.
As described above, according to the invention, the conductive film used as a black matrix is used as an electrode and the auxiliary capacitor is formed between this conductive film and the metal wiring that is in the same layer as the source line.
With this configuration, the aperture ratio of the pixel can be increased because the top portion of the TFT is used to form a capacitor.
Although the embodiments are directed to the case of using the top-gate TFT, it is apparent that the invention can similarly be applied to the case of using the bottom-gate TFT because the invention is an improvement in the structure above the source line.
Having the above advantages, the invention is useful from the industrial viewpoint.
Number | Date | Country | Kind |
---|---|---|---|
09-095069 | Mar 1997 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
4623908 | Oshima et al. | Nov 1986 | A |
4759610 | Yanagisawa | Jul 1988 | A |
5159477 | Shimada et al. | Oct 1992 | A |
5283566 | Mimura et al. | Feb 1994 | A |
5345324 | Koseki et al. | Sep 1994 | A |
5398127 | Kubota et al. | Mar 1995 | A |
5459596 | Ueda et al. | Oct 1995 | A |
5473455 | Koike et al. | Dec 1995 | A |
5483366 | Atherton | Jan 1996 | A |
5499123 | Mikoshiba | Mar 1996 | A |
5510916 | Takahashi | Apr 1996 | A |
5585951 | Noda et al. | Dec 1996 | A |
5650636 | Takemura et al. | Jul 1997 | A |
5652634 | Hirata et al. | Jul 1997 | A |
5708485 | Sato et al. | Jan 1998 | A |
5712495 | Suzawa | Jan 1998 | A |
5717224 | Zhang | Feb 1998 | A |
5721601 | Yamaji et al. | Feb 1998 | A |
5726727 | Shibahara et al. | Mar 1998 | A |
5737049 | Shin et al. | Apr 1998 | A |
5745195 | Zhang | Apr 1998 | A |
5747830 | Okita | May 1998 | A |
5777701 | Zhang | Jul 1998 | A |
5781254 | Kim et al. | Jul 1998 | A |
5781260 | Miyazawa | Jul 1998 | A |
5781262 | Suzuki et al. | Jul 1998 | A |
5784133 | Kim et al. | Jul 1998 | A |
5814378 | Onishi et al. | Sep 1998 | A |
5818552 | Sato | Oct 1998 | A |
5831692 | Lee | Nov 1998 | A |
5835171 | Hanazawa et al. | Nov 1998 | A |
5852488 | Takemura | Dec 1998 | A |
5859677 | Watanabe et al. | Jan 1999 | A |
5886365 | Kouchi et al. | Mar 1999 | A |
5899548 | Ishiguro | May 1999 | A |
5905548 | Shimada | May 1999 | A |
5917563 | Matsushima | Jun 1999 | A |
5920362 | Lee | Jul 1999 | A |
5943106 | Sukenori et al. | Aug 1999 | A |
5953085 | Shimada | Sep 1999 | A |
5966193 | Zhang et al. | Oct 1999 | A |
5978056 | Shintani et al. | Nov 1999 | A |
5982460 | Zhang et al. | Nov 1999 | A |
5986723 | Nakamura et al. | Nov 1999 | A |
6005648 | Zhang et al. | Dec 1999 | A |
6011604 | Miyazawa | Jan 2000 | A |
6023074 | Zhang | Feb 2000 | A |
6088070 | Ohtani et al. | Jul 2000 | A |
6097454 | Zhang et al. | Aug 2000 | A |
6104461 | Zhang et al. | Aug 2000 | A |
6115088 | Zhang et al. | Sep 2000 | A |
6219118 | Zhang | Apr 2001 | B1 |
6249327 | Murade et al. | Jun 2001 | B1 |
6259117 | Takemura et al. | Jul 2001 | B1 |
6275273 | Inoue | Aug 2001 | B1 |
6297518 | Zhang | Oct 2001 | B1 |
6421101 | Zhang et al. | Jul 2002 | B1 |
6452654 | Kubo et al. | Sep 2002 | B2 |
6495858 | Zhang | Dec 2002 | B1 |
6583472 | Shibata et al. | Jun 2003 | B1 |
6618033 | Takafuji | Sep 2003 | B2 |
6724443 | Sano et al. | Apr 2004 | B1 |
6762815 | Lee | Jul 2004 | B2 |
6885027 | Takemura et al. | Apr 2005 | B2 |
7023502 | Zhang et al. | Apr 2006 | B2 |
7046313 | Zhang et al. | May 2006 | B2 |
7098086 | Shibata et al. | Aug 2006 | B2 |
7110059 | Zhang | Sep 2006 | B2 |
7148506 | Zhang | Dec 2006 | B2 |
7190420 | Zhang | Mar 2007 | B2 |
7199853 | Koide | Apr 2007 | B2 |
7459724 | Zhang | Dec 2008 | B2 |
7501685 | Shibata et al. | Mar 2009 | B2 |
7646022 | Zhang et al. | Jan 2010 | B2 |
7683978 | Zhang | Mar 2010 | B2 |
7863618 | Zhang et al. | Jan 2011 | B2 |
7948571 | Ohtani et al. | May 2011 | B2 |
7952094 | Yamasaki | May 2011 | B2 |
7982267 | Shibata et al. | Jul 2011 | B2 |
20110114964 | Shibata et al. | May 2011 | A1 |
20110163315 | Zhang et al. | Jul 2011 | A1 |
Number | Date | Country |
---|---|---|
04-366924 | Dec 1992 | JP |
05-044195 | Jul 1993 | JP |
06-148684 | May 1994 | JP |
07-128685 | May 1995 | JP |
07-128685 | May 1995 | JP |
08-334787 | Dec 1996 | JP |
09-026603 | Jan 1997 | JP |
09185084 | Jul 1997 | JP |
10-010580 | Jan 1998 | JP |
Number | Date | Country | |
---|---|---|---|
20110215327 A1 | Sep 2011 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09046686 | Mar 1998 | US |
Child | 10307421 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12358617 | Jan 2009 | US |
Child | 13111344 | US | |
Parent | 10307421 | Dec 2002 | US |
Child | 12358617 | US |