This application is based upon and claims the benefit of priority from Japanese patent application No. 2012-156483, filed on Jul. 12, 2012, the disclosure of which is incorporated herein in its entirety by reference. In addition, the disclosure of JP2011-103339A is incorporated herein in its entirety by reference.
1. Field of the Invention
The present invention relates to a semiconductor device including a plurality of pillar transistors, and specifically relates to a pillar transistor layout.
2. Description of Related Art
Examples of semiconductor devices include one that includes two OR gates and one NAND gate as illustrated in
In recent years, semiconductor devices that use pillar transistors and that include a plurality of transistors have been proposed (see, for example, JP2011-103339A). The pillar transistors enable the integration density of the semiconductor device to be enhanced by using silicon pillars that extend perpendicularly to the principal surface of the semiconductor substrate as channels; however, the area and/or characteristics may vary depending on the layout of the pillar transistors. In particular, in the case of circuit cells in which a plurality of transistors are used, in the same way that standard cells are used, a large difference may occur in chip size.
As illustrated in
For example, in a semiconductor device including p-channel pillar transistors and n-channel pillar transistors, as illustrated in
Standard cells such as described above provide various combinational circuits by means of input/output wiring combinations. A standard cell enables the degree of freedom of combination to be enhanced by including a plurality of identical transistors, and also enables preventing variation in characteristics depending on the layout of the respective elements.
A layout of pillar transistors will be described below.
The example illustrated in
Where pillar transistors are included in the semiconductor device illustrated in
Each of pillar transistors M1 to M4 includes two pillar rows each including four unit pillar transistors 10 arranged therein. The distance between respective silicon pillars 11 is equal to or smaller than twice the film thickness of gate insulator film 13 and gate electrode 12, whereby gate electrodes 12 are embedded. The two pillar rows included in each of pillar transistors M1 to M4 are arranged in such a manner that a pillar row on the output side (or the power supply side) of a pillar transistor is sandwiched by pillar rows on the power supply side (or the output side) of pillar transistors, in order to avoid occurrence of differences among current paths as indicated by the dotted lines and the alternate long and short dash lines in the Figure, whereby no additional resistance occurs in the respective current paths. More specifically, adjacent to one pillar row of the two pillar rows included in pillar transistor M2, one pillar row of the two pillar rows included in pillar transistor M3 is arranged; adjacent to that pillar row, one pillar row of the two pillar rows included in pillar transistor M1 is arranged; adjacent to that pillar row, one pillar row of the two pillar rows included in pillar transistor M4 is arranged; adjacent to that pillar row, the other pillar row of the two pillar rows included in pillar transistor M2 is arranged; adjacent to that pillar row, the other pillar row of the two pillar rows included in pillar transistor M3 is arranged; adjacent to that pillar row, the other pillar row of the two pillar rows included in pillar transistor M1 is arranged; and adjacent to that pillar row, the other pillar row of the two pillar rows included in pillar transistor M4 is arranged. The distance between silicon pillars 11 of the respective pillar rows is larger than twice the film thickness of gate insulator film 13 and gate electrode 12.
In each of the two pillar rows included in each of pillar transistors M1 to M4, insulator pillar 61 for gate power supply is provided and connected to gate wiring 63 via contact plug 62, whereby pillar rows included in a same pillar transistor are connected to the corresponding one by gate lead wires 70a to 70d.
Lower n-type diffusion layer 15 that are formed on the lower portions of silicon pillars 11 connect respective pillar rows that are adjacent to each other, and below the lower n-type diffusion layer 15, p-well 40 is formed so as to cover all of unit pillar transistors 10.
As described above, if a semiconductor device including pillar transistors arranged therein has an increased number of pillar rows, the area increases. In semiconductor devices, there is a demand for an increase in integration density, and thus, such area increase is not desirable. Furthermore, there is a problem in that a resistance of the lower diffusion layer increases along with the area increase.
In one exemplary embodiment, there is provided a semiconductor device that includes:
a first pillar transistor including a first diffusion layer on an upper portion of a first silicon pillar formed on a substrate, a second diffusion layer on a lower portion of the first silicon pillar, and a first gate electrode formed via a first gate insulator film so as to cover the surface of the first silicon pillar between the first diffusion layer and the second diffusion layer;
a second pillar transistor including a third diffusion layer on an upper portion of a second silicon pillar formed on the substrate, a fourth diffusion layer on a lower portion of the second silicon pillar, and a second gate electrode formed via a second gate insulator film so as to cover a surface of the second silicon pillar between the third diffusion layer and the fourth diffusion layer;
a third pillar transistor including a fifth diffusion layer on an upper portion of a third silicon pillar formed on the substrate, a sixth diffusion layer formed on a lower portion of the third silicon pillar, and a third gate electrode formed via a third gate insulator film so as to cover a surface of the third silicon pillar between the fifth diffusion layer and the sixth diffusion layer;
a first node to which the first diffusion layer and the third diffusion layer are connected in common and to which the fifth diffusion layer is not connected; and
a second node to which the first gate electrode and the second gate electrode are connected in common and to which the third gate electrode is not connected, and
the first pillar transistor and the second pillar transistor are arranged with no other pillar transistor therebetween, and a distance between the first silicon pillar and the second silicon pillar is smaller than a distance between the third silicon pillar and the first silicon pillar.
In another exemplary embodiment, there is a semiconductor device that includes:
a first pillar transistor including a plurality of first unit pillar transistors each including a first diffusion layer on an upper portion of a first silicon pillar formed on a substrate, a second diffusion layer on a lower portion of the first silicon pillar, and a first gate electrode formed via a first gate insulator film so as to cover a surface of the first silicon pillar between the first diffusion layer and the second diffusion layer; and
a second pillar transistor including a plurality of second unit pillar transistors each including a third diffusion layer on an upper portion of a second silicon pillar formed on the substrate, a fourth diffusion layer on a lower portion of the second silicon pillar, and a second gate electrode formed via a second gate insulator film so as to cover a surface of the second silicon pillar between the third diffusion layer and the fourth diffusion layer, and
adjacent first unit pillar transistors from among the plurality of first unit pillar transistors arranged so that there is a first distance between the respective first silicon pillars, and each second silicon pillars in the plurality of second unit pillar transistors and each first silicon pillar in the first unit pillar transistors are arranged so that there is a second distance therebetween, the second distance being larger than the first distance.
In another exemplary embodiment, there is a semiconductor device that includes:
a first pillar transistor including a plurality of first unit pillar transistors each including a first diffusion layer on an upper portion of a first silicon pillar formed on a substrate, a second diffusion layer on a lower portion of the first silicon pillar, and a first gate electrode formed via a first gate insulator film so as to cover a surface of the first silicon pillar between the first diffusion layer and the second diffusion layer, each first diffusion layers being connected to a first node, each first gate electrodes being connected to each other at a same layer with no other wiring therebetween, and a distance between silicon pillars of adjacent two first unit pillar transistors from among the plurality of first unit pillar transistors being equal to or smaller than twice the thickness of the first gate electrode.
The above features and advantages of the present invention will be more apparent from the following description of certain preferred embodiments taken in conjunction with the accompanying drawings, in which:
The invention will be now described herein with reference to illustrative embodiments. Those skilled in the art will recognize that many alternative embodiments can be accomplished using the teachings of the present invention and that the invention is not limited to the embodiments illustrated for explanatory purposes.
Semiconductor devices according to preferred embodiments of the present invention will be described in detail below with reference to the drawings.
The present exemplary embodiment includes a structure obtained by applying the present invention to one provided by using pillar transistors in the semiconductor device illustrated in
The present exemplary embodiment is different from the one illustrated in
Furthermore, as with the semiconductor device illustrated in
Lower n-type diffusion layer 15 that are formed on lower portions of silicon pillars 11 connect the respective pillar rows that are arranged in such a manner as described above, and below lower n-type diffusion layer 15, p-well 40 is formed so as to cover all of unit pillar transistors 10.
A method for forming gate electrodes 12 described above will be described below.
When forming gate electrodes 12 in the semiconductor device illustrated in
Next, sidewall portion 17, which includes a silicon nitride film, and silicon oxide film 16 are wet-etched to form gate insulator film 13 having a thickness of several nanometers on the side faces of silicon pillars 11. Then, using a gate electrode material, a substantially-cylindrical gate electrode 12 is formed on each of side faces of silicon pillars 11 so as to cover gate insulator film 13 (
Subsequently, silicon is selectively epitaxially grown on upper portions of silicon pillars 11, and then impurities are injected to the epitaxially-grown silicon to form upper n-type diffusion layer 14 (
Effects of the semiconductor device according to the present exemplary embodiment will be described below.
In the semiconductor device configured as described above, the distance between respective silicon pillars 11 in the pillar rows in pillar transistor M4 from among pillar transistors M1 to M4 is equal to or smaller than twice the film thickness of the sidewall gate electrode, whereby the distance between respective silicon pillars 11 in all of unit pillar transistors 10 included in pillar transistor M4 is equal to or smaller than twice the film thickness of the sidewall gate electrode, enabling reduction in area compared to the semiconductor device illustrated in
Also, in the semiconductor device illustrated in
As illustrated in
Here, assuming that a is a distance between silicon pillars 11 in unit pillar transistors 10 included in the same pillar transistor and b is the distance between silicon pillars 11 in unit pillar transistors 10 included in different pillar transistors (b>a), the semiconductor device according to the present exemplary embodiment will be compared with the semiconductor device illustrated in
In the semiconductor device illustrated in
Meanwhile, in the semiconductor device according to the present exemplary embodiment, the distance between silicon pillar 11 in the pillar row in pillar transistor M2 arranged in the left end in the Figure and silicon pillar 11 in the pillar row in pillar transistor M4 arranged in the right end in the Figure is 4a+3b.
In other words, in the semiconductor device according to the present exemplary embodiment, the distance between silicon pillars 11 in the pillar rows arranged in the opposite ends has been reduced by 4×(b−a) compared to the semiconductor device illustrated in
Furthermore, the two pillar rows in each of pillar transistors M1 to M4 are arranged adjacent to each other, eliminating the need to connect gate power supply pillars 61 via gate lead wires 70a to 70d.
As illustrated in
Semiconductor device that uses pillar transistors including a larger number of pillar rows, as in the present exemplary embodiment, has a larger difference in area from the semiconductor device illustrated in
As illustrated in
Here, although each of transistors PM1 to PM3 and NM1 to NM3 has a structure similar to those of the pillar transistors in the above-described exemplary embodiments, the feature of the present exemplary embodiment is the transistor layout in which transistor NM1 is a first pillar transistor, transistor NM2 is a second pillar transistor, and transistor NM3 is a third pillar transistor.
While in transistors NM1 to NM3, as illustrated in
Such a configuration enables a decrease in resistance of lower n-type diffusion layer 15.
It is apparent that the present invention is not limited to the above embodiments, but may be modified and changed without departing from the scope and spirit of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2012-156483 | Jul 2012 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
20090242975 | Kim et al. | Oct 2009 | A1 |
20090294833 | Kim | Dec 2009 | A1 |
20100025757 | Son et al. | Feb 2010 | A1 |
20110220977 | Yoon et al. | Sep 2011 | A1 |
Number | Date | Country |
---|---|---|
2011-103339 | May 2011 | JP |
Number | Date | Country | |
---|---|---|---|
20140015059 A1 | Jan 2014 | US |