1. Technical Field
The disclosure relates in general to a semiconductor device, a manufacturing method thereof, and an operating method thereof.
2. Description of the Related Art
With the development of semiconductor technology, varied semiconductor devices are invented. For example, memories, transistors and diodes are widely used in electric devices. However, a number of problems still require further improvements. For example, high voltage devices usually have a low holding voltage, latch-up effects may occur easily during normal operation, and the high voltage device may be triggered by unwanted power-on peak voltage.
In the development of semiconductor technology, researchers keep trying to improve those semiconductor devices, such as reducing the volume, increasing/reducing the turn on voltage, increasing/reducing the breakdown voltage, reducing the electric leakage, and solving the ESD issue.
The disclosure is directed to a method of a semiconductor device, a manufacturing method thereof, and an operating method thereof. With the design of an electrode layer in the semiconductor device, the current gain (Beta) is increased, the electrostatic discharge (ESD) protection is improved, and the occurrence of latch-up effects can be reduced.
According to an aspect of the present disclosure, a semiconductor device is provided. The semiconductor device comprises a substrate, a first well, a second well, a first heavily doping region, a second heavily doping region, a third heavily doping region, and an electrode layer. The first well and the second well are disposed on the substrate. The first heavily doping region and the third heavily doping region are disposed in the first well, and the second heavily doping region is disposed in the second well. The first heavily doping region and the third heavily doping region are separated from each other. The electrode layer is disposed on the first well. Each of the second well, the first heavily doping region, and the second heavily doping region has a first type doping. Each of the substrate, the first well, and the third heavily doping region has a second type doping. The first type doping is complementary to the second type doping.
According to another aspect of the present disclosure, a manufacturing method of a semiconductor device is provided. The manufacturing method comprises the following steps. A substrate is provided. A first well and a second well are formed on the substrate. A first heavily doping region is formed in the first well. A second heavily doping region is formed in the second well. A third heavily doping region is formed in the first well, wherein the first heavily doping region and the third heavily doping region are separated from each other. An electrode layer is formed on the first well, wherein each of the second well, the first heavily doping region, and the second heavily doping region has a first type doping, each of the substrate, the first well, and the third heavily doping region has a second type doping, and the first type doping is complementary to the second type doping.
According to further another aspect of the present disclosure, an operating method of a semiconductor device is provided. The semiconductor device comprises a substrate, a first well, a second well, a first heavily doping region, a second heavily doping region, a third heavily doping region, and an electrode layer; the first well and second well are disposed on the substrate;
the first heavily doping region is disposed in the first well; the second heavily doping region is disposed in the second well; the third well is disposed in the first well and is separated from the first well; the electrode layer is disposed on the first well; each of the second well, the first heavily doping region, and the second heavily doping region has a first type doping; each of the substrate, the first well, and the third heavily doping region has a second type doping; the first type doping is complementary to the second type doping. The operating method comprises the following steps. A gate voltage is applied to the electrode layer for generating an inversion layer between the first well and the electrode layer. An emitter voltage is applied to the first heavily doping region. A collector voltage is applied to the second heavily doping region. A base voltage is applied to the third heavily doping region.
The above and other aspects of the disclosure will become better understood with regard to the following detailed description of the non-limiting embodiment(s). The following description is made with reference to the accompanying drawings.
Several embodiments are disclosed below for elaborating the invention. The following embodiments are for the purpose of elaboration only, not for limiting the scope of protection of the invention. Besides, secondary elements are omitted in the following embodiments to highlight the technical features of the invention.
Referring to
The material of the substrate 110P can be P type silicon or N type silicon, for example. The first well 121P and the second well 122N are disposed on the substrate 110P. The first well 121P and the second well 122N may be a P type well or an N type well. The first well 121P and the second well 122N may also be a P type well/P+ buried layer stacked layer, a P+ implant layer, an N type well/N+ buried layer stacked layer, an N+ implant layer, or a deep N type well.
The first heavily doping region 141N and the third heavily doping region 143P are disposed in the first well 121P, the second heavily doping region 143N is disposed in the second well 122N, and the first and the third heavily doping regions are separated from each other. The doping concentrations of the first, second, and third heavily doping regions 141N, 142N, and 143P are larger than that of the first and second wells 121P and 122N, such that a good Ohmic contact is provided. The first, second, and third heavily doping regions 141N, 142N, and 143P may be P type heavily doping regions (P+) or N type heavily doping regions (N+).
The electrode layer 180 is disposed on the first well 121P. The material of the electrode layer 180 is polysilicon, for example.
Each of the second well 122N, the first heavily doping region 141N, and the second heavily doping region 142N has a first type doping, such as P type doping or N type doping. Each of the substrate 110P, the first well 121P, and the third heavily doping region 143P has a second type doping, such as N type doping or P type doping. The first type doping is complementary to the second type doping. In the present embodiment, the first type doping is the type doping, and the second type doping is P type doping.
As shown in
In the embodiment, the semiconductor device 100 can further includes a third well 123N. As shown in
Regarding the operating method of the semiconductor device 100, a gate voltage VG is applied to the electrode layer 180A for generating an inversion layer 121a between the first well 121P and the electrode layer 180. An emitter voltage VE is applied to the first heavily doping region 141N. A collector voltage VC is applied to the second heavily doping region 142N. A base voltage VB is applied to the third heavily doping region 143P. The gate voltage VG is such as between larger than 0 and smaller than 1V. The emitter voltage VE is such as 0V (connected to a grounding end). The collector voltage VC is such as 5˜10V. The base voltage VB is such as 1˜2V. In the present embodiment, the first well 121P, the second well 122N, the first heavily doping region 141N, the second heavily doping region 142N, and the third heavily doping region 143P together can form a NPN type bipolar junction transistor (BJT), and a collector current IC is generated when the semiconductor device 110 is applied with the above-mentioned voltages. The common-emitter current gain (Beta) is represented as collector current IC/base current IB.
When the gate voltage VG is applied to the electrode layer 180, the inversion layer 121a is generated between the first well 121P and the electrode layer 180, rendering the first heavily doping region 141N and the third well 123N electrically connected through the inversion layer 121a. Accordingly, charge carriers flow through the third well 123N, the first well 121P, and the second well 122N via the inversion layer 121a, forming an NPN type parasitic BJT, and another collector current IC′ is generated. As such, the original BJT along with the additional parasitic BJT generate two collector currents IC and IC′, and hence, the current gain (Beta) of the semiconductor device 100 is increased from IC/IB to (IC+IC′)/IB.
Referring to
Referring to
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Referring to
As shown in
The manufacturing method of the semiconductor device 200 of the second embodiment is different from the manufacturing method of the semiconductor device 100 of the first embodiment in that, the buried layer 130N is formed before the formation of the epitaxial layer 120, and the similarities are not repeated here.
The operating methods of the semiconductor devices 100 and 200 are the same. When the gate voltage VG is applied to the electrode layer 180, the inversion layer 121a is generated between the first well 121P and the electrode layer 180, rendering the first heavily doping region 141N and the third well 123N electrically connected through the inversion layer 121a. Accordingly, charge carriers flow through the third well 123N, the buried layer 130N, and the second well 122N via the inversion layer 121a, generating another collector current IC′. As such, the collector currents IC generated by the original BJT is combined with the additional collector current IC′, and hence, the current gain (Beta) of the semiconductor device 200 is increased from IC/IB to (IC+IC′)IB.
Referring to
In the present embodiment, as shown in
The manufacturing method of the semiconductor device 300 of the third embodiment is different from the manufacturing method of the semiconductor device 100 of the first embodiment in that, the first region 321P1 of the first well 321P, the second well 122N, and the third well 123N are formed before the formation of the second region 321P2 of the first well 321P followed by the formation of the heavily doping regions, and the similarities are not repeated here.
The operating methods of the semiconductor devices 100 and 300 are the same, and the similarities are not repeated here.
Referring to
As shown in
The operating methods of the semiconductor devices 400 and 200 are the same, and the similarities are not repeated here.
Referring to
As shown in
The operating methods of the semiconductor devices 100 and 500 are the same. When the gate voltage VG is applied to the electrode layer 180, the inversion layer 521 a is generated between the first well 521P and the electrode layer 180, rendering the first heavily doping region 141N and the second well 522N electrically connected through the inversion layer 521a. Accordingly, charge carriers flow through the second well 522N via the inversion layer 521a, generating another collector current IC′. As such, the collector currents IC generated by the original BJT is combined with the additional collector current IC′ generated from applying the gate voltage VG, and hence, the current gain (Beta) of the semiconductor device 500 is increased from IC/IB to (IC+IC′)IB.
Referring to
Next, a doped layer 520N is formed on the substrate 110P, and the doped layer 520N has the first type doping.
Next, as shown in
Next, as shown in
Next, as shown in
While the disclosure has been described by way of example and in terms of the exemplary embodiment(s), it is to be understood that the disclosure is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.