This application claims priority to prior application JP 2002-280855, the disclosure of which is incorporated herein by reference.
The present invention relates to a semiconductor device which uses current mirror circuits to generate CMOS level signals from small amplitude signals.
With the recent trend toward higher speed and reduced power consumption in microprocessors, there has been an increasing demand for DRAMs featuring higher-speed data transfer and DRAMs permitting reduced power consumption. To meet customers' needs, efforts have been focused on the development of 288 Mbit Direct Rambus DRAM chips capable of achieving both higher-speed operations and reduced power consumption. In order to meet the customers' needs described above, it is necessary to accomplish lower internal voltages of peripheral circuits (DLL circuit and logic circuit) which are most responsible for current drain. However, the DLL circuit of the peripheral circuits is required to operate the transistors of a current mirror circuit in saturation regions to generate stable-duty clocks (duty=50±1%). For this reason, the supply voltage of the DLL circuit must be set to at least 2.0 V.
Meanwhile, the supply voltage of a logic circuit can be dropped to an extent that does not affect the characteristics of the circuit or its high-speed operation. In the development efforts, the supply voltage of the DLL circuit should be set to 2.0 V and the supply voltage of the logic circuit should be set to 1.8 V or less to satisfy the characteristics of both circuits and to realize higher-speed operation and reduced power consumption at the same time. This requires the re-designing of the level converting circuit for transferring signals between the DLL circuit and the logic circuit.
The conventional level converting circuit performs the level conversion of small amplitude signals CLKI and CLKIB in a DLL circuit into a CMOS level signal CLKO and supplies the CMOS level signal CLKO to the logic circuit. In this case, the supply voltages of the DLL circuit and the logic circuit share the same potential.
In the conventional circuit shown in
The switching of the potential of the node st1b from the high level to the low level causes the PMOS transistor P6 to pass currents from VDDA to a node co, thereby switching the voltage level of the node co from low to high. The switching of the potential of the node co from low to high causes a node cob to be switched from high to low and the CMOS level signal CLKO from low to high.
If the small amplitude signal CLKI is low and the small amplitude signal CLKIB is high, then the NMOS transistor N1 is OFF, while the NMOS transistor N2 is ON, and the NMOS transistor N2 causes currents to flow from a node st1 to common. This causes the potential at the node st1 to fall from high to low, turning PMOS transistors P2, P4 and P5 ON.
Thus, the potential of a node coma is switched from low to high, NMOS transistors N3 and N4 are turned ON, and the potential of the node co is switched from high to low. The switching of the potential of the node co from high to low causes the node cob to be switched from low to high, and the CMOS level signal CLKO to be switched from high to low.
In the conventional circuit, the supply voltages of the DLL circuit and the logic circuit share the same potential, so that no particular attention has been paid to the potential difference in the supply voltages of the DLL circuit and the logic circuit. If, however, the power sources of the DLL circuit and the logic circuit belong to separate systems, as in this case, then changes in the potential difference between both power sources cause mismatch between the potential of the node co shown in FIG. 2 and the logic threshold of an input of the inverter, resulting in a deteriorated duty, as shown in FIG. 3. The result is illustrated in FIG. 4.
Referring to
It is therefore an object of the present invention to provide a semiconductor device which is capable of producing stable CMOS level signals (duty=50±1%) even when the supply voltages of a DLL circuit and a logic circuit fluctuate.
According to the present invention, there is provided a semiconductor device including a first current mirror circuit combining an analog power source and a digital power source to receive a small amplitude signal and a constant-voltage input signal, a second current mirror circuit for receiving a signal output from the first current mirror circuit and for level-converting the signal from analog power source to digital power source, a first node provided in the first current mirror circuit, a second node provided in the second current mirror circuit, and an inverter circuit for receiving a signal output on the basis of the voltage levels of the first node and the second node and for outputting a CMOS level signal.
The first current mirror circuit is preferably structured by a plurality of first PMOS transistors and a plurality of first NMOS transistors. The second current mirror circuit is preferably structured by a pair of second PMOS transistors and a pair of second NMOS transistors. The inverter circuit is preferably structured by a pair of third PMOS transistors and a pair of third NMOS transistors.
Preferably, the number of the first PMOS transistors is six, and the number of the first NMOS transistors is four.
The digital power source of the first current mirror circuit and the digital power source of the inverter circuit may be set at the same potential.
With this structure, the potential of an input signal to the inverter circuit preferably coincides with the logic threshold of an input of the inverter circuit.
The potential of the input signal and the logic threshold are set to coincide with each other so as to set a duty within the range of a predetermined target value.
The semiconductor device is, for example, a direct Rambus DRAM.
An embodiment according to the present invention will be described in conjunction with the accompanying drawings.
Referring to
The level converting circuit according to the present invention is capable of converting small amplitude signals CLKI and CLKIB into a CMOS level signal CLKO (duty=50±1%) with a stable duty ratio even when the supply voltage levels of a DLL circuit and a logic circuit fluctuate (refer to FIG. 6). The level converting circuit is applied to, for example, a direct Rambus DRAM.
Unlike the conventional circuit shown in
The major difference from the conventional circuit shown in
The operation of the circuit according to the embodiment of the invention will now be explained.
Referring to
The switching of the potential of the node st1b from the high level to the low level causes the PMOS transistor P9 to pass currents from VDDA to a node comb to switch the voltage of the node comb from low to high.
The switching of the potential of the node comb from low to high causes a node combb to switch from high to low. Thus, the node co switches from low to high, and a node cob switches from high to low. This causes the CMOS level signal CLKO to switch from low to high. Conversely, if the small amplitude signal CLKI is low and the small amplitude signal CLKIB is high, then the NMOS transistor N1 is OFF, while the NMOS transistor N2 is ON, and the NMOS transistor N2 causes currents to flow from a node st1 to common. This causes the potential at the node st1 to fall from high to low, turning PMOS transistors P2, P4 and P5 ON.
This causes the potential of a node coma to switch from low to high and the NMOS transistors N3 and N4 turn ON so as to switch the potential of the node co from high to low. The switching of the potential of the node co from high to low causes the node cob to switch from low to high and the CMOS level signal CLKO to switch from high to low. An NMOS transistor NC constitutes a constant-current source circuit and has a constant voltage VCN applied to its gate.
As described above, according to the present invention, even if the supply voltages of a DLL circuit and a logic circuit fluctuate (VDDA>VDD), the potential of a node (co) and the logic threshold of the input of an inverter match, thus preventing the duty from deteriorating. This makes it possible to generate the CMOS level signal CLKO having a duty of 50±1%.
Moreover, the supply voltage of the logic circuit can be reduced, allowing current drain to be reduced accordingly.
While the present invention has thus far been disclosed in conjunction with several embodiments thereof, it will be readily possible for those skilled in the art to put the present invention into practice in various other manners.
Number | Date | Country | Kind |
---|---|---|---|
2002280855 | Sep 2002 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
6392627 | Maekawa | May 2002 | B1 |
6483766 | Lee | Nov 2002 | B2 |
6710632 | Tada | Mar 2004 | B2 |
Number | Date | Country |
---|---|---|
11-242204 | May 2003 | JP |
Number | Date | Country | |
---|---|---|---|
20040061550 A1 | Apr 2004 | US |