Claims
- 1. A process for use in fabrication of a semiconductor device,
the fabricated semiconductor device comprising a top oxide aperture defined by a top oxidation layer, a bottom oxide aperture defined by a bottom oxidation layer, and a contact layer adapted for electrical contact and disposed between the top oxidation layer and the bottom oxidation layer, the fabricated semiconductor device presenting a central vertical axis, and the top oxide aperture and the bottom oxide aperture are collinear along the central vertical axis, the process comprising the steps of:
etching past the top oxidation layer and stopping in the contact layer, etching one or more holes traversing the top oxidation layer and the bottom oxidation layer, and simultaneously oxidizing both the top oxidation layer and the bottom oxidation layer.
- 2. The process of claim 1, further comprising the step of:
controlling the size of the top oxide aperture relative to the size of the bottom oxide aperture.
- 3. The process of claim 2, further comprising the step of:
controlling the doping concentration of the top oxidation layer and the bottom oxidation layer.
- 4. The process of claim 2, further comprising the step of:
controlling the neighboring grade profile for the top oxidation layer and the bottom oxidation layer.
- 5. The process of claim 2, further comprising the step of:
controlling the layer thickness of the top oxidation layer and the bottom oxidation layer.
- 6. The process of claim 2, further comprising the step of:
controlling layer composition in the top oxidation layer relative to the layer composition in the bottom oxidation layer.
- 7. The process of claim 1, wherein:
in the fabricated semiconductor device, the size of the top oxide aperture is different than the size of the bottom oxide aperture.
- 8. The process of claim 1, wherein:
the semiconductor device includes a long-wavelength vertical cavity surface emitting laser (VCSEL) optically pumped by a short-wavelength VCSEL having a wavelength less than said long-wavelength VCSEL.
- 9. The process of claim 8, wherein:
the top oxidation layer is within the short-wavelength VCSEL, and the bottom oxidation layer is within the long-wavelength VCSEL.
- 10. The process of claim 8, wherein:
each of the top oxidation layer and the bottom oxidation layer corresponds, respectively, to an active region.
- 11. A process for use in fabrication of a semiconductor device that has a central vertical axis, comprising the steps of:
epitaxially growing a short-wavelength vertical cavity surface emitting laser (VCSEL) integrated with a top long-wavelength distributed Bragg reflector, wafer fusing a long-wavelength active region to a bottom long-wavelength distributed Bragg reflector, wafer fusing the top long-wavelength distributed Bragg reflector to the long-wavelength active region, making a long-wavelength VCSEL beneath the short-wavelength VCSEL, wherein the short-wavelength VCSEL includes a top oxidation layer of AlGaAs, the long-wavelength VCSEL includes a bottom oxidation layer of AlGaAs, a first contact layer is disposed above said top oxidation layer of AlGaAs, and a second contact layer is interposed between the top oxidation layer of AlGaAs and the bottom oxidation layer of AlGaAs, depositing a first metal on said first contact layer to make a first contact of the semiconductor device, etching a mesa in the short-wavelength VCSEL down to said second contact layer, thereby forming a field around the mesa, depositing a second metal in the field to make a second contact of the semiconductor device, patterning one or more holes on top of the mesa, in the shape of a non-continuous ring, etching the patterned one or more holes from the top of the mesa downward through both the top oxidation layer of AlGaAs and the bottom oxidation layer of AlGaAs, and oxidizing the one or more etched holes in a single step, thereby forming a top oxide aperture in the short-wavelength VCSEL and a bottom oxide aperture in the long-wavelength VCSEL, wherein the top oxide aperture and the bottom oxide aperture are collinear along the central vertical axis.
- 12. The process of claim 11, wherein:
the etching of the patterned holes through both the top oxidation layer and the bottom oxidation layer is performed in a single step.
- 13. The process of claim 11, further comprising the steps of:
before the patterning of the one or more holes, depositing a coat of SiNx over the device.
- 14. The process of claim 13, further comprising the step of:
removing the coat of SiNx, depositing a long-wavelength anti-reflection coating over the device, patterning the anti-reflection coating, and etching the anti-reflection coating to open access to the first contact and the second contact.
- 15. The process of claim 11, wherein:
each of the top oxidation layer and the bottom oxidation layer can be oxidized selectively with respect to the surrounding epitaxial layers.
- 16. The process of claim 11, wherein:
the etching of the mesa in the short-wavelength VCSEL uses a dry plasma based etch.
- 17. The process of claim 11, wherein:
the etching of the mesa in the short-wavelength VCSEL uses a wet chemical etch.
- 18. The process of claim 11, wherein:
the etched mesa includes the first metal on the top surface of the short-wavelength VCSEL.
- 19. The process of claim 11, further comprising the step of:
alloying the first contact and the second contact using a rapid thermal annealing process.
- 20. The process of claim 11, wherein:
the top oxide aperture and the bottom oxide aperture confine the optical mode of the semiconductor device.
- 21. A process for use in fabrication of a semiconductor device,
the fabricated semiconductor device comprising a top oxide aperture defined by a top oxidation layer associated with a top active region and a bottom oxide aperture defined by a bottom oxidation layer associated with a bottom active region, the fabricated semiconductor device presenting a central vertical axis, and the top oxide aperture and the bottom oxide aperture are collinear along the central vertical axis, the process comprising the steps of:
etching one or more holes traversing said top oxidation layer and said bottom oxidation layer, and simultaneously oxidizing both said top oxidation layer and said bottom oxidation layer.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of application Ser. No. 09/186,848 filed Nov. 5, 1998.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09186848 |
Nov 1998 |
US |
Child |
09805259 |
Mar 2001 |
US |