Claims
- 1. A semiconductor device with a trench gate, comprising:a first base layer of a first conductivity type; a collector layer of a second conductivity type disposed on the first base layer; a plurality of trenches disposed in the first base layer at intervals to partition a first main cell, a first dummy cell, a second main cell, and a second dummy cell in this order, at a position remote from the collector layer; a second base layer of the second conductivity type disposed on the first base layer in each of the first and second main cells; an emitter layer of the first conductivity type disposed on the second base layer; a guard layer of the second conductivity type disposed on the first base layer in each of the first and second dummy cells; a gate electrode disposed in each of the trenches to face, through a gate insulating film, a portion of the second base layer sandwiched between the first base layer and the emitter layer; a collector electrode disposed on the collector layer; an emitter electrode disposed on the second base layer and the emitter layer; and an insulating layer disposed on the guard layer and configured to prevent an electric current from flowing from the first base layer through the guard layer to the emitter electrode in an ON state of the device, wherein each of the first and second main cells forms a current passage narrow enough to provide, in an on-state of the device, an increase in resistance against flow of carriers of the second conductivity type from the first base layer into the emitter electrode through the second base layer, thereby improving injection efficiency of carriers of the first conductivity type from the emitter layer into the first base layer, and at least one of the first and second dummy cells comprises a deep guard layer as the guard layer, which has a resistivity lower than that of the second base layer, and is formed to at least a depth near bottom portions of the trenches, such that the first base layer and the deep guard layer form a pn-junction.
- 2. The device according to claim 1, wherein the deep guard layer occupies a substantially entire portion of said at least one of the first and second dummy cells.
- 3. The device according to claim 1, wherein the deep guard layer is substantially deeper than the second base layer.
- 4. The device according to claim 1, wherein the deep guard layer comprises a diffusion layer formed in a surface of the first base layer.
- 5. The device according to claim 1, wherein the guard layer is directly covered with the insulating layer in each of the first and second dummy cells.
- 6. The device according to claim 5, wherein an electrode portion integrated with the emitter electrode is disposed on the insulating layer in each of the first and second dummy cells.
- 7. The device according to claim 1, wherein the guard layer in each of the first and second dummy cells is not connected to the emitter electrode.
Priority Claims (2)
Number |
Date |
Country |
Kind |
11-278254 |
Sep 1999 |
JP |
|
11-280046 |
Sep 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application Ser. No. 09/672,963 filed Sep. 29, 2000 now U.S. Pat. No. 6,566,691 is based upon and claims the benefit of priority from the prior Japanese Patent Applications No. 11-278254, filed Sep. 30, 1999; and No. 11-280046, filed Sep. 30, 1999, the entire contents of which are incorporated herein by reference.
US Referenced Citations (9)
Number |
Name |
Date |
Kind |
5448083 |
Kitagawa et al. |
Sep 1995 |
A |
5585651 |
Kitagawa et al. |
Dec 1996 |
A |
5689121 |
Kitagawa et al. |
Nov 1997 |
A |
5714775 |
Inoue et al. |
Feb 1998 |
A |
5838026 |
Kitagawa et al. |
Nov 1998 |
A |
5894149 |
Uenishi et al. |
Apr 1999 |
A |
5895951 |
So et al. |
Apr 1999 |
A |
6184555 |
Tihanyi et al. |
Feb 2001 |
B1 |
6238981 |
Grebs |
May 2001 |
B1 |
Foreign Referenced Citations (6)
Number |
Date |
Country |
0 726 602 |
Aug 1996 |
EP |
813250 |
Dec 1997 |
EP |
07-050405 |
Feb 1995 |
JP |
8-167711 |
Jun 1996 |
JP |
10-163483 |
Jun 1998 |
JP |
10-256550 |
Sep 1998 |
JP |
Non-Patent Literature Citations (1)
Entry |
Tsutomu Sato, et al., “a New Substrate Engineering for the Formation of Empty Space in Silicon (ESS) Induced by Silicon Surface Migration,” IEEE, IEDM 99, 1999. pp. 517-520. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/672963 |
Sep 2000 |
US |
Child |
10/345268 |
|
US |