The present application claims priority of Korean Patent Application No. 10-2013-0110216, filed on Sep. 13, 2013, which is incorporated herein by reference in its entirety.
1. Field
Exemplary embodiments of the present invention relate to a semiconductor design technology, and more particularly, to a semiconductor device including decoupling capacitors.
2. Description of the Related Art
Recently, in designing semiconductor devices, a decoupling capacitor is used to remove high frequency noise of an on-chip. In particular, the decoupling capacitor serves to prevent a portion of the semiconductor device, which supplies a voltage to the semiconductor device, from being influenced by noise due to conditions of inside and outside the on-chip. The decoupling capacitor for reducing a parasitic component generates another parasitic component called an equivalent series resistance (ESR).
In general, a decoupling capacitor is implemented with a metal-oxide semiconductor (MOS) capacitor having a gate coupled to a first power source and a source and drain combined and coupled to a second power source. When a decoupling capacitor is formed of a MOS capacitor as described above, the ESR is determined by a gate length and width of the MOS capacitor. Accordingly, after a decoupling capacitor having a specific gate length and width is designed and fabricated, an ESR component becomes inevitably fixed and is difficult to be changed. It is however necessary to control the ESR component because the frequency of a product may be changed depending on the application of the product.
Various exemplary embodiments are directed to a semiconductor device in which an ESR of a decoupling capacitor may be controlled depending on a varying frequency environment.
In an exemplary embodiment, a semiconductor device may include a decoupling capacitor unit coupled between a first wire and a second wire, and an ESR control unit suitable for controlling an equivalent series resistance (ESR) of the decoupling capacitor unit.
In an exemplary embodiment, the decoupling capacitor unit may include a plurality of decoupling capacitors coupled between the first wire and the second wire in parallel.
In an exemplary embodiment, the decoupling capacitor unit may further include a common source/drain terminal in which the drain terminal of one decoupling capacitor and the source terminal of the other decoupling capacitor are coupled and shared.
In an exemplary embodiment, the ESR control unit may include means for electrically coupling or decoupling the common source/drain terminal to or from the second wire.
In an exemplary embodiment, the ESR control unit may include a plurality of switches coupled between the common source/drain terminal and the second wire and a switch control unit configured to output a plurality of control signals corresponding to the plurality of switches.
In another exemplary embodiment, a semiconductor device may include a plurality of decoupling capacitors coupled between a first wire and a second wire in parallel, and a plurality of switches coupled between common source/drain terminals of adjacent decoupling capacitors of the plurality of decoupling capacitors and the second wire.
In an embodiment, the semiconductor device may further include a switch control unit suitable for controlling the plurality of switches, and outputting a plurality of control signals corresponding to the plurality of switches.
In an embodiment, the plurality of decoupling capacitors and the plurality of switches may be grouped into a plurality of groups, and the switch control unit may output the control signal having the same pattern to each of the groups.
In an embodiment, the switch control unit may be implemented with a mode register set (MRS) for controlling a memory operation mode.
In an embodiment, the first wire may be a power source voltage line and the second wire may be a ground voltage line, or the first wire and the second wire may be wires that form a voltage generation circuit.
In still another exemplary embodiment, a semiconductor device may include a decoupling capacitor unit electrically coupled between a first wire and a second wire, and a control unit suitable for controlling an equivalent series resistance (ESR) component of the decoupling capacitor unit by electrically coupling or decoupling the decoupling capacitor unit to or from the second wire.
Various exemplary embodiments will be described below in more detail with reference to the accompanying drawings. The present invention may, however,be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the present invention to those skilled in the art. The drawings are not necessarily to scale and in some instances, proportions may have been exaggerated in order to clearly illustrate features of the embodiments. Throughout the disclosure, reference numerals correspond directly to the like numbered parts in the various figures and embodiments of the present invention. It is also noted that in this specification, “connected/coupled” refers to one component not only directly coupling another component but also indirectly coupling another component through an intermediate component. In addition, a singular form may include a plural form as long as it is not specifically mentioned in a sentence.
Referring to
A quality factor (Q-factor) that means quality, that is, a frequency selective characteristic, is represented as in Equation 1.
Q
C
=X
C
/R
C=1WO*C*RC, [Equation 1]
where WO denotes a resonant frequency, C denotes capacitance, XC denotes reactance, and RC denotes serial resistance.
In Equation 1, the Q-factor is increased as the serial resistance RC is decreased and is also increased as resistance between a power domain and a ground domain of an on-chip is decreased. As a resistance component becomes smaller, a high frequency characteristic may be improved, but an intermediate frequency characteristic is deteriorated because a Q-factor is increased. That is, in a power delivery network, performance may be deteriorated even if a Q-factor is increased. In such a case, power noise may be reduced if a Q-factor characteristic depending on an operating frequency of an application may be controlled by increasing or decreasing resistance between wires.
To this end, in
Referring to
The decoupling capacitor unit 160 may include a plurality of decoupling capacitors MC coupled between the first wire 120 and the second wire 140 in parallel. Furthermore, in adjacent decoupling capacitors, e.g., MC1 and MC2, a drain terminal of one decoupling capacitor MC1 and a source terminal of the other decoupling capacitor MC2 are coupled in common. That is, the decoupling capacitor unit 160 may further include a plurality of common source/drain terminals CN, each coupled between two adjacent decoupling capacitors.
In the present embodiment, the ESR component of the decoupling capacitor unit 160 is controlled by electrically coupling or decoupling the common source/drain terminals CN to or from the second wire 140.
The switching unit 182 and the switch control unit 184 control the ESR component of the decoupling capacitor unit 160. That is, the switching unit 182 and the switch control unit 184 may correspond to the ESR control unit 180 of
The switching unit 182 may include a plurality of switches SW coupled between the common source/drain terminals CN and the second wire 140, and the switch control unit 184 configured to output a plurality of control signals CTL1, CTL2, . . . , CTLN corresponding to the plurality of switches SW. For example, N control signals CTL1, CTL2, . . . , CTLN may correspond to N switches SW1, SW2, . . . , SWN, one to one, and the first control signal CTL1 may control the turn-on and turn-off of the first switch SW1.
The decoupling capacitors MC and the plurality of switches SW may be grouped into a plurality of groups, each group including (N+1) decoupling capacitors MC1 MC2, . . . , MC(N+1) of the decoupling capacitor unit 160, and N switches SW1, SW2, . . . , SWN of the switching unit 182. The present embodiment shows that the decoupling capacitors MC and the plurality of switches SW are grouped into M groups. Furthermore, the switch control unit 184 may output the control signals CTL1, CTL2, . . . , CTLN to the respective groups.
In the present embodiment, the first wire 120 and the second wire 140 may be a line for a power source voltage Vdd or a line for a ground voltage Vss, respectively. The first wire 120 may be a power source voltage line, and the second wire 140 may be a ground voltage line.
Each of the switches SW may be implemented with a semiconductor switching element such as a MOS transistor or a pass gate.
The control signals CLT1 to CLTN may be generated using a method for generating a test mode signal. For example, logic values of the control signals CLT1 to CLTN may be changed depending on the setting of a mode register set (MRS).
In the present embodiment, the overall capacitance and resistance may be controlled by turning on or off the switches coupled between two adjacent decoupling capacitors.
That is, when the number of switches that are turned on is increased, capacitance of the decoupling capacitors is increased, but resistance of the decoupling capacitors is decreased. In contrast, when the number of switches that are turned off is increased, capacitance of the decoupling capacitors is deceased, but resistance of the decoupling capacitors is increased.
The switch control unit 184 may be designed outside the semiconductor device not inside the semiconductor device, and may be designed to receive the control signals CLT1 to CLTN from the outside through a specific pin, e.g., an extra address pin of the semiconductor chip.
That is,
When one switch SW is turned off in response to one control signal CTL, the source and drain of two adjacent decoupling MOS capacitors are coupled so that two adjacent decoupling MOS capacitors are coupled in series as shown in
Accordingly, the gate length of the decoupling capacitor may be controlled in response to the control signal. As a result, the ESR component of the decoupling capacitor unit 160 may be controlled by the switching unit 182 and the switch control unit 184 of the ESR control unit 180.
Referring to
Referring to
That is, the ESR component of the decoupling capacitor MC may be controlled by changing the gate size of the decoupling capacitor MC using a method described in the present embodiment. Accordingly, a Q-factor suitable for the operating frequency of an application may be obtained because the ESR component of the decoupling capacitor MC may be controlled by changing the gate size of the decoupling capacitor MC according to the operating frequency of the application.
Referring to
In
Additionally, since a value of voltage may be represented by the product of an impedance value and consumption power, the voltage is proportional to the impedance value assuming that a consumption current is fixed. The supply of power may become stable because an impedance value in resonance is decreased as ESR, that is, a parasitic resistance value, is increased.
Referring to
The internal circuit block 22 is driven by a power source voltage Vdd and a ground voltage Vss. Furthermore, the internal power generation circuit 200 is described by taking a low drop out (LDO) circuit (also called a voltage down converter), belonging to internal power generation circuits for generating the power source voltage Vdd used in a semiconductor device, as an example. The power generation circuit 200 in accordance with the embodiment is advantageous from a phase margin viewpoint, which is important in the circuit design in the LDO circuit, because it includes the decoupling circuit 11. The present invention may also be applied to a circuit including another amplifier for driving a large transistor other than the LDO circuit.
Furthermore, the embodiment of the present invention may be applied to a differential amplification comparator 50 included in the internal power generation circuit 200.
Most of semiconductor devices include many circuits for generating internal voltages based on external voltages. For example, a semiconductor memory device may includes many circuits for generating internal voltages such as a core voltage VCORE, a back-bias voltage VBB, and a high voltage VPP, based on a power source voltage Vdd, that is, an external voltage. Internal circuits are driven by the internal voltages generated from the circuits, and the present invention may also be applied to such voltage generation circuits.
In accordance with this technology, in the improved semiconductor device of the aforementioned embodiment, an ESR of decoupling capacitors may be controlled depending on a varying frequency environment.
Although various embodiments have been described for illustrative purposes, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2013-0110216 | Sep 2013 | KR | national |