The present invention relates to layouts of semiconductor devices, and more particularly to techniques effective in reducing the optical proximity effect.
In manufacturing processes of semiconductor integrated circuits, integrated circuits are typically formed on semiconductor substrates by repeating a photolithography step including resist application, exposure, and development, an etching step for patterning elements by using a resist mask, and a resist removing step. If pattern dimensions are equal to or less than an exposure wavelength in the exposure of the photolithography step, the amount of error between designed layout dimensions and the pattern dimensions on the semiconductor substrate increases due to the optical proximity effect produced by diffracted light.
In the semiconductor integrated circuits, the transistor gate length is an important factor that determines the capability of the semiconductor integrated circuits. Thus, if errors in gate dimensions are caused in the manufacturing processes, such errors greatly affect the operational capability of the semiconductor integrated circuits.
Thus, with increasing miniaturization, it is becoming increasingly necessary to correct dimensional errors of patterns caused by the optical proximity effect, when drawing and exposing the patterns such as interconnects in the manufacturing processes of the semiconductor integrated circuits. One technique of correcting the optical proximity effect is optical proximity effect correction (OPC). OPC is a technique in which a variation in gate length due to the optical proximity effect is predicted from the distance from a gate to another gate pattern close to the gate, and a mask value of a photoresist mask for forming the gate is corrected in advance so as to offset the predicted variation, thereby maintaining a constant finished gate length after exposure.
Conventionally, however, since gate patterns have not been standardized, and the gate length and the gate interval vary from region to region in an entire chip, the gate mask correction by OPC increases the turn around time (TAT) and the amount of processing.
In order to avoid such problems, the gate length and the gate interval are limited to one or several values in the layout described in, e.g., Japanese Patent Publication No. 2007-12855. Thus, a constant finished gate length can be maintained without performing the gate mask correction by OPC, whereby a variation in gate length due to the optical proximity effect can be reduced.
However, flexibility of layout design is reduced if the gate dimensions are limited to one or several values as in Japanese Patent Publication No. 2007-12855. Thus, for example, in the case of placing capacitance transistors having a greater gate length than normal transistors, it is impractical to limit the gate dimensions as in Japanese Patent Publication No. 2007-12855. Note that the term “capacitance transistor” refers to a transistor having its source and drain fixed to the power supply potential or the ground potential, and serving as a capacitor between the power supply and the ground.
In a region R1, terminal ends of the gate patterns G1, G2, G3 face an end of the gate pattern G4. The gate patterns G1, G2, G3 have a width L1 and are arranged at an interval S1, whereas the gate pattern G4 has a width L2 that is significantly greater than the width L1, and occupies a wide area. Thus, the terminal ends of the gate patterns G1, G2, G3 and the end of the gate pattern G4 have no shape regularity, which results in a variation in gate length due to the optical proximity effect.
In order to reduce such a variation in gate length due to the optical proximity effect, the gate pattern interval S2 in
It is an object of the present invention to provide a layout of a semiconductor device, which is capable of reliably reducing a variation in gate length due to the optical proximity effect, and enables flexible layout design to be implemented.
A semiconductor device according to a first aspect of the present invention includes: a first cell having at least three gate patterns extending in a first direction and arranged at a same pitch in a second direction perpendicular to the first direction; and a second cell adjoining the first cell in the first direction. The gate patterns of the first cell are terminated near a cell boundary with the second cell, and terminal ends of the gate patterns are located at a same position in the first direction, and have a same width in the second direction. The second cell includes a plurality of opposing terminal ends formed by a gate pattern, and placed near the cell boundary so as to face the terminal ends of the gate patterns of the first cell. The opposing terminal ends are arranged at the same pitch as the gate patterns of the first cell in the second direction, are located at a same position in the first direction, and have a same width in the second direction. At least some of the plurality of opposing terminal ends are formed by at least two protruding portions protruding from a single first gate pattern of the second cell toward the first cell in the first direction.
According to the first aspect, the at least three gate patterns of the first cell are arranged at the same pitch, and the terminal ends of the gate patterns are located at the same position in the first direction, and have the same width in the second direction. The second cell, which adjoins the first cell in the first direction, has the first gate pattern having the at least two protruding portions extending toward the first cell in the first direction. These protruding portions form the opposing terminal ends placed so as to face the terminal ends of the gate patterns of the first cell. The opposing terminal ends are arranged at the same pitch as the gate patterns of the first cell, are located at the same position in the first direction, and have the same width in the second direction. That is, since the terminal ends of the gate patterns of the first cell and the opposing terminal ends of the gate pattern of the second cell have the same shape regularity, a variation in gate length due to the optical proximity effect can be reliably reduced. Moreover, the first gate pattern in the second cell can be used as, e.g., a transistor having a great gate length.
A semiconductor device according to a second aspect of the present invention includes: a first cell having at least three gate patterns extending in a first direction and arranged at a same pitch in a second direction perpendicular to the first direction; and a second cell adjoining the first cell in the first direction. The gate patterns of the first cell are terminated near a cell boundary with the second cell, and terminal ends of the gate patterns are located at a same position in the first direction, and have a same width in the second direction. The second cell includes a plurality of opposing terminal ends formed by a gate pattern, and placed near the cell boundary so as to face the terminal ends of the gate patterns of the first cell. The opposing terminal ends are arranged at the same pitch as the gate patterns of the first cell in the second direction, are located at a same position in the first direction, and have a same width in the second direction. The second cell has a dummy pattern forming at least one of the plurality of opposing terminal ends, and a first transistor adjoining the dummy pattern in the first direction.
According to the second aspect, the at least three gate patterns of the first cell are arranged at the same pitch, and the terminal ends of the gate patterns are located at the same position in the first direction, and have the same width in the second direction. The second cell, which adjoins the first cell in the first direction, has the dummy pattern and the first transistor adjoining the dummy pattern in the first direction. The dummy pattern forms the at least part of the opposing terminal ends placed so as to face the terminal ends of the gate patterns of the first cell. The opposing terminal ends are arranged at the same pitch as the gate patterns of the first cell, are located at the same position in the first direction, and have the same width in the second direction. That is, since the terminal ends of the gate patterns of the first cell and the opposing terminal ends of the gate pattern of the second cell have the same shape regularity, a variation in gate length due to the optical proximity effect can be reliably reduced. Moreover, the first transistor in the second cell can be used as, e.g., a transistor having a great gate length.
A semiconductor device according to a third aspect of the present invention includes: a first cell placed at an end of a cell placement region, and having at least three gate patterns extending in a first direction and arranged at a same pitch in a second direction perpendicular to the first direction; and a dummy pattern placed outside the cell placement region, and adjoining the first cell in the first direction. The gate patterns of the first cell are terminated near a cell boundary with the dummy pattern, and terminal ends of the gate patterns are located at a same position in the first direction, and have a same width in the second direction. The dummy pattern has a pattern main body extending in the second direction, and at least two protruding portions protruding from the pattern main body toward the first cell in the first direction. The protruding portions form a plurality of opposing terminal ends placed near the cell boundary so as to face the terminal ends of the gate patterns of the first cell. The opposing terminal ends are arranged at the same pitch as the gate patterns of the first cell in the second direction, are located at a same position in the first direction, and have a same width in the second direction.
According to the third aspect, the first cell placed at the end of the cell placement region has the at least three gate patterns arranged at the same pitch. The terminal ends of the gate patterns are located at the same position in the first direction, and have the same width in the second direction. The dummy pattern adjoining the first cell in the first direction is placed outside the cell placement region. The dummy pattern has the pattern main body extending in the second direction, and the at least two protruding portions protruding from the pattern main body toward the first cell in the first direction. These protruding portions form the opposing terminal ends placed so as to face the terminal ends of the gate patterns of the first cell. The opposing terminal ends are arranged at the same pitch as the gate patterns of the first cell, are located at the same position in the first direction, and have the same width in the second direction. That is, since the terminal ends of the gate patterns of the first cell and the opposing terminal ends formed by the protruding portions of the dummy pattern have the same shape regularity, a variation in gate length due to the optical proximity effect can be reliably reduced.
The semiconductor device of the present invention enables flexible layout design to be implemented while reliably reducing a variation in gate length due to the optical proximity effect.
Embodiments of the present invention will be described in detail below with reference to the accompanying drawings.
A standard cell C2 as a second cell adjoins the standard cell C1 in the Y direction. The standard cell C2 has a single large gate pattern G4 as a first gate pattern for forming a transistor T2 functioning as a capacitance transistor. The width of the gate pattern G4, namely the gate length L2 of the transistor T2, is greater than the gate length L1 of the transistor T1 as a second transistor.
A terminal end region R1 will be described below. The terminal end region R1 is a region where the gate patterns G1, G2, G3 of the standard cell C1 face the gate pattern G4 of the standard cell C2. The gate patterns G1, G2, G3 are terminated near the cell boundary, and terminal ends e1, e2, e3 of the gate patterns G1, G2, G3 are located at the same position in the Y direction, and have the same width (that is, the width L1) in the X direction. On the other hand, the gate pattern G4 has a plurality of protruding portions 4b protruding toward the standard cell C1 in the Y direction, and these protruding portions 4b form opposing terminal ends eo1, eo2, eo3 that are arranged so as to face the terminal ends e1, e2, e3 of the gate patterns G1, G2, G3. That is, the gate pattern G4 has a comb-shaped end on the side of the standard cell 1. The opposing terminal ends eo1, eo2, eo3 are arranged at the same pitch as the gate patterns G1, G2, G3 in the X direction, are located at the same position in the Y direction, and have the same width in the X direction. That is, the terminal ends e1, e2, e3 and the opposing terminal ends eo1, eo2, eo3 have the same shape regularity in the terminal end region R1.
As described above, the configuration of
Moreover, the configuration of
In
Gate patterns G6, G7 are provided on both sides of the gate pattern G5 in the X direction. The gate patterns G6, G7 have a width L1, and are separated from the gate pattern G5 by an interval S1. The gate pattern G6 as a second gate pattern forms another transistor T4 adjoining the transistor T3, and forms the opposing terminal end eo1. The gate pattern G5 is electrically connected to the gate patterns G6, G7.
Like the configuration of
The transistor T3 having a great gate length in the standard cell C2 may be used either as a capacitance transistor or a transistor that contributes to circuit functions.
Note that in the present embodiment as well, the terminal ends e1, e2, e3 may be shifted from the opposing terminal ends eo1, eo2, oe3 in the X direction in the terminal end region R1 in a manner similar to that described in the first embodiment.
In
In the configuration of
Note that in the present embodiment as well, the terminal ends e1, e2, e3 may be shifted from the opposing terminal ends eo1, eo2, eo3 in the X direction in the terminal end region R1 in a manner similar to that described in the first embodiment.
The gate patterns G1, G2, G3 of the standard cell C11 are terminated near the cell boundary, and terminal ends e1, e2, e3 of the gate patterns G1, G2, G3 are located at the same position in the Y direction, and have the same width in the X direction. The protruding portions 12b of the gate pattern G12 form opposing terminal ends eo1, eo2, eo3 arranged so as to face the terminal ends e1, e2, e3 of the gate patterns G1, G2, G3. The opposing terminal ends eo1, eo2, eo3 are arranged at the same pitch as the gate patterns G1, G2, G3 in the X direction, are located at the same position in the Y direction, and have the same width in the X direction. That is, the same shape regularity of the terminal ends e1, e2, e3 and the opposing terminal ends eo1, eo2, eo3 is maintained in a terminal end region R11.
In the configuration of
Note that in the present embodiment as well, the terminal ends e1, e2, e3 may be shifted from the opposing terminal ends eo1, eo2, eo3 in the X direction in the terminal end region R11 in a manner similar to that described in the first embodiment.
Note that the shape of the gate pattern placed outside the cell placement region is not limited to the crown shape and the “H” shape described above, and similar advantages can be obtained as long as the gate pattern is shaped to have, e.g., such opposing terminal ends as shown in the other embodiments.
In the semiconductor device of the present invention, flexible layout design can be implemented while reducing the possibility of a variation in gate length due to the optical proximity effect. Thus, the semiconductor device of the present invention can be used for, e.g., semiconductor integrated circuits that are placed in various electronic apparatuses, etc.
Number | Date | Country | Kind |
---|---|---|---|
2009-240501 | Oct 2009 | JP | national |
This is a continuation of PCT International Application PCT/JP2010/005210 filed on Aug. 24, 2010, which claims priority to Japanese Patent Application No. 2009-240501 filed on Oct. 19, 2009. The disclosures of these applications including the specifications, the drawings, and the claims are hereby incorporated by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
4651190 | Suzuki et al. | Mar 1987 | A |
4701777 | Takayama et al. | Oct 1987 | A |
5060046 | Shintani | Oct 1991 | A |
5281835 | Tomita et al. | Jan 1994 | A |
5672895 | Iida et al. | Sep 1997 | A |
5847421 | Yamaguchi | Dec 1998 | A |
6194252 | Yamaguchi | Feb 2001 | B1 |
6285088 | Madan | Sep 2001 | B1 |
6351304 | Kawashima et al. | Feb 2002 | B1 |
6376130 | Stanton | Apr 2002 | B1 |
6399972 | Masuda et al. | Jun 2002 | B1 |
6525350 | Kinoshita et al. | Feb 2003 | B1 |
6538269 | Maeda | Mar 2003 | B2 |
6642555 | Ishida | Nov 2003 | B1 |
6660462 | Fukuda | Dec 2003 | B1 |
6698007 | Wu et al. | Feb 2004 | B2 |
6707107 | Kido | Mar 2004 | B2 |
6787823 | Shibutani | Sep 2004 | B2 |
6981240 | Pierrat et al. | Dec 2005 | B2 |
7083879 | Pierrat et al. | Aug 2006 | B2 |
7137092 | Maeda | Nov 2006 | B2 |
7190050 | King et al. | Mar 2007 | B2 |
7279727 | Ikoma et al. | Oct 2007 | B2 |
7302660 | Shimamura | Nov 2007 | B2 |
7326595 | Kuroki | Feb 2008 | B2 |
7685551 | Toubou et al. | Mar 2010 | B2 |
7698680 | Kim | Apr 2010 | B2 |
7704837 | Masuda et al. | Apr 2010 | B2 |
7800140 | Nakanishi et al. | Sep 2010 | B2 |
7927782 | Aton | Apr 2011 | B2 |
8013361 | Yamashita et al. | Sep 2011 | B2 |
8023352 | Masuoka et al. | Sep 2011 | B2 |
8159013 | Nishimura et al. | Apr 2012 | B2 |
8176443 | Rathsack et al. | May 2012 | B2 |
20030018948 | Chang et al. | Jan 2003 | A1 |
20030062632 | Yokota et al. | Apr 2003 | A1 |
20040014272 | Shibutani | Jan 2004 | A1 |
20050001271 | Kobayashi | Jan 2005 | A1 |
20050076316 | Pierrat et al. | Apr 2005 | A1 |
20050076320 | Maeda | Apr 2005 | A1 |
20050274983 | Hayashi et al. | Dec 2005 | A1 |
20050280031 | Yano | Dec 2005 | A1 |
20060017070 | Ikoma et al. | Jan 2006 | A1 |
20060271902 | Yamashita et al. | Nov 2006 | A1 |
20070004147 | Toubou et al. | Jan 2007 | A1 |
20090034317 | Tomita et al. | Feb 2009 | A1 |
20090159977 | Itou | Jun 2009 | A1 |
20090300567 | Rathsack et al. | Dec 2009 | A1 |
20100006896 | Uemura | Jan 2010 | A1 |
20100044755 | Tsuda et al. | Feb 2010 | A1 |
20100142257 | Masuoka et al. | Jun 2010 | A1 |
20100148235 | Toubou et al. | Jun 2010 | A1 |
20100308377 | Nakanishi et al. | Dec 2010 | A1 |
20110049575 | Tanaka | Mar 2011 | A1 |
20110278679 | Tabata et al. | Nov 2011 | A1 |
20110298030 | Masuoka et al. | Dec 2011 | A1 |
20110298138 | Ozoe et al. | Dec 2011 | A1 |
Number | Date | Country |
---|---|---|
10-32253 | Feb 1998 | JP |
2005-116557 | Apr 2005 | JP |
2006-005103 | Jan 2006 | JP |
2007-012855 | Jan 2007 | JP |
2009-152437 | Jul 2009 | JP |
Number | Date | Country | |
---|---|---|---|
20110133253 A1 | Jun 2011 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP2010/005210 | Aug 2010 | US |
Child | 13020566 | US |