1. Field of the Invention
One embodiment of the present invention relates to a semiconductor device. In this specification, a semiconductor device refers to a semiconductor element itself or a device including a semiconductor element. As an example of such a semiconductor element, for example, a thin film transistor can be given. Therefore, the semiconductor device includes a liquid crystal display device, a memory device, and the like.
2. Description of the Related Art
A semiconductor device incorporates a variety of circuits for desired operations. One example is an oscillator circuit capable of producing a continuous alternating current. One type of oscillator circuit is a ring oscillator (see, for example, Patent Document 1). Another example, other than the oscillator circuit, is a delay circuit. One type of delay circuit is an inverter chain (see, for example, Patent Document 2).
As a circuit incorporated in a semiconductor device, a complementary metal oxide semiconductor (CMOS) circuit which is a combination of p-channel and n-channel transistors is widely used. However, a p-channel transistor and an n-channel transistor greatly differ in field effect mobility, leading to a variety of inconveniences. The combination of p-channel and n-channel transistors also has the problem of process complication when manufactured over the same substrate.
In view of that, there have been attempts to configure a variety of logic circuits only with transistors having the same conductivity type. For the transistors having the same conductivity type, control of threshold voltage with back gates is particularly desired (for example, see Non-Patent Document 1).
However, back gates require a circuit for generating a potential to be input to the back gates or cause an increase in the number of wirings, for example.
It is an object of one embodiment of the present invention to provide a semiconductor device including a circuit configuration, a ring oscillator, or an inverter chain which does not require a circuit for generating a potential to be input to a back gate even when an inverter is formed using a transistor having a back gate.
Alternatively, it is an object of one embodiment of the present invention to provide a semiconductor device including a circuit configuration, a ring oscillator, or an inverter chain in which the number of wirings for supplying signals can be reduced even when an inverter is formed using a transistor having a back gate.
Alternatively, it is an object of one embodiment of the present invention to provide a semiconductor device including a ring oscillator or an inverter chain having high reliability.
One embodiment of the present invention is a semiconductor device which includes a plurality of stages of circuits each provided with two inverter circuits in parallel. Two inverter circuits in a given stage output respective signals of opposite polarities. The two inverter circuits interchange signals output from inverter circuits in the previous stage. An input signal for one of the two inverter circuits is the same as a signal input to a back gate of a transistor included in the other of the two inverter circuits. An input signal for the other of the two inverter circuits is the same as a signal input to a back gate of a transistor included in the one of the two inverter circuits.
One embodiment of the present invention is a semiconductor device which includes an odd number of inverter stages each including a first inverter circuit and a second inverter circuit connected in parallel to each other. The first and second inverter circuits each include first and second input terminals, an output terminal for outputting an inverted signal of a signal input from the first input terminal, and two transistors. The output terminal of the first inverter circuit is electrically connected to a first input terminal of a first inverter circuit in the subsequent stage and a second input terminal of a second inverter circuit in the subsequent stage. The output terminal of the second inverter circuit is electrically connected to a second input terminal of the first inverter circuit in the subsequent stage and a first input terminal of the second inverter circuit in the subsequent stage. The second input terminal of each of the first and second inverter circuits is electrically connected to a back gate of one of the two transistors.
Even when an inverter is formed using a transistor having a back gate, it is possible to obtain a semiconductor device including a circuit configuration, a ring oscillator, or an inverter chain which does not require a circuit for generating a potential to be input to the back gate.
Alternatively, even when an inverter is formed using a transistor having a back gate, it is possible to obtain a semiconductor device including a circuit configuration, a ring oscillator, or an inverter chain in which the number of wirings for supplying signals can be reduced.
Alternatively, it is possible to obtain a semiconductor device including a ring oscillator or an inverter chain having high reliability.
Embodiments of the present invention will be described in detail below with reference to drawings. Note that the present invention is not limited to the following description, and it will be easily understood by those skilled in the art that various changes and modifications can be made without departing from the spirit and scope of the present invention. Therefore, the present invention should not be construed as being limited to the description in the following embodiments.
In this embodiment, a semiconductor device in one embodiment of the present invention will be described. The semiconductor device in one embodiment of the present invention includes a circuit configuration illustrated in
Note that all transistors in the description below have the same conductivity type. It is thus preferable to use n-channel transistors. This is because n-channel transistors generally have higher field effect mobility than p-channel transistors.
Since all transistors in the description below have the same conductivity type, all advantages such as a simpler manufacturing process than in the case of using CMOS can be enjoyed even if not explained herein.
Note that each of the inverter circuit 102A, the inverter circuit 102B, the inverter circuit 102C, the inverter circuit 102D, the inverter circuit 102E, the inverter circuit 102F, the inverter circuit 102G the inverter circuit 102H, the inverter circuit 102I, and the inverter circuit 102J can have a configuration example of an inverter circuit 102 as shown in
Note that each of the inverter circuit 104A and the inverter circuit 104B can have a configuration example of an inverter circuit 104 as shown in
Note that each of the buffer circuit 106A and the buffer circuit 106B can have a configuration example of a buffer circuit 106 as shown in
The inverter circuit 102 has a first input terminal (denoted by “IN1” in
The inverter circuit 104 has an input terminal (denoted by “IN” in
The buffer circuit 106 has an input terminal (denoted by “IN” in
Connections of the circuits in
A first input terminal of the inverter circuit 102A and a second input terminal of the inverter circuit 102B are electrically connected to an input terminal of the buffer circuit 106A.
An output terminal of the inverter circuit 102A is electrically connected to a first input terminal of the inverter circuit 102C and a second input terminal of the inverter circuit 102D.
A second input terminal of the inverter circuit 102A and a first input terminal of the inverter circuit 102B are electrically connected to an input terminal of the buffer circuit 106B.
An output terminal of the inverter circuit 102B is electrically connected to a second input terminal of the inverter circuit 102C and a first input terminal of the inverter circuit 102D.
An output terminal of the inverter circuit 102C is electrically connected to a first input terminal of the inverter circuit 102E and a second input terminal of the inverter circuit 102F.
An output terminal of the inverter circuit 102D is electrically connected to a second input terminal of the inverter circuit 102E and a first input terminal of the inverter circuit 102F.
An output terminal of the inverter circuit 102E is electrically connected to a first input terminal of the inverter circuit 102G and a second input terminal of the inverter circuit 102H.
An output terminal of the inverter circuit 102F is electrically connected to a second input terminal of the inverter circuit 102G and a first input terminal of the inverter circuit 102H.
An output terminal of the inverter circuit 102G is electrically connected to a first input terminal of the inverter circuit 102I and a second input terminal of the inverter circuit 102J.
An output terminal of the inverter circuit 102H is electrically connected to a second input terminal of the inverter circuit 102I and a first input terminal of the inverter circuit 102J.
An output terminal of the inverter circuit 102I is electrically connected to the input terminal of the buffer circuit 106A, an input terminal of the inverter circuit 104A, and an output terminal of the inverter circuit 104B.
An output terminal of the inverter circuit 102J is electrically connected to an output terminal of the inverter circuit 104A, an input terminal of the inverter circuit 104B, and the input terminal of the buffer circuit 106B.
An output terminal of the buffer circuit 106A is electrically connected to the signal output terminal 108A, and an output terminal of the buffer circuit 106B is electrically connected to the inverted signal output terminal 108B.
Although two gates of each transistor are referred to here as a first gate and a second gate, which correspond to a gate and a back gate, respectively, there is no significant difference therebetween and these are interchangeable.
Note that the common potential line Vc here is a wiring at a constant potential for maintaining the second gate of the second transistor 122 at a constant potential.
The circuit 160A includes a first transistor 162A and a second transistor 164A. One of a source and a drain of the first transistor 162A is electrically connected to the high power supply potential line Vdd. The other of the source and the drain of the first transistor 162A is electrically connected to one of a source and a drain of the second transistor 164A. The other of the source and the drain of the second transistor 164A is electrically connected to the low power supply potential line Vss. A gate of the first transistor 162A is electrically connected to the one of the source and the drain of the first transistor 162A. A gate of the second transistor 164A is electrically connected to the input terminal.
The circuit 160B includes a first transistor 162B and a second transistor 164B. One of a source and a drain of the first transistor 162B is electrically connected to the high power supply potential line Vdd. The other of the source and the drain of the first transistor 162B is electrically connected to one of a source and a drain of the second transistor 164B. The other of the source and the drain of the second transistor 164B is electrically connected to the low power supply potential line Vss. A gate of the first transistor 162B is electrically connected to the one of the source and the drain of the first transistor 162B. A gate of the second transistor 164B is electrically connected to the other of the source and the drain of the first transistor 162A and the one of the source and the drain of the second transistor 164A.
The circuit 160C includes a first transistor 162C and a second transistor 164C. One of a source and a drain of the first transistor 162C is electrically connected to the high power supply potential line Vdd. The other of the source and the drain of the first transistor 162C is electrically connected to one of a source and a drain of the second transistor 164C. The other of the source and the drain of the second transistor 164C is electrically connected to the low power supply potential line Vss. A gate of the first transistor 162C is electrically connected to the one of the source and the drain of the first transistor 162C. A gate of the second transistor 164C is electrically connected to the other of the source and the drain of the first transistor 162B and the one of the source and the drain of the second transistor 164B.
The circuit 160D includes a first transistor 162D and a second transistor 164D. One of a source and a drain of the first transistor 162D is electrically connected to the high power supply potential line Vdd. The other of the source and the drain of the first transistor 162D is electrically connected to one of a source and a drain of the second transistor 164D and the output terminal. The other of the source and the drain of the second transistor 164D is electrically connected to the low power supply potential line Vss. A gate of the first transistor 162D is electrically connected to the one of the source and the drain of the first transistor 162D. A gate of the second transistor 164D is electrically connected to the other of the source and the drain of the first transistor 162C and the one of the source and the drain of the second transistor 164C.
Next, an operation of the circuit 100 illustrated in
First, power is supplied to the circuit 100 so that the potentials of the high power supply potential line Vdd, the low power supply potential line Vss, and the common potential line Vc are set to Vdd, Vss, and Vc, respectively. It is preferable that the potential of the common potential line Vc can be controlled so as to be a given potential.
Here, attention is focused on the inverter circuit 102A. Even when the potentials of the first input terminal and the second input terminal of the inverter circuit 102A are unstable shortly after the power is supplied, the potential of the output terminal temporarily becomes a certain potential as a result of a supply of potentials to the high power supply potential line Vdd, the low power supply potential line Vss, and the common potential line Vc. This depends on which of the two transistors, the first transistor 120 or the second transistor 122, is more easily turned on. In the case where the first transistor 120 is more easily turned on, the potential of the output terminal becomes the potential of the high power supply potential line Vdd (i.e., a high-level potential, which is hereinafter referred to as “H-level”), and in the case where the second transistor 122 is more easily turned on, the potential of the output terminal becomes the potential of the low power supply potential line Vss (i.e., a low-level potential, which is hereinafter referred to as “L-level”).
The potentials of the output terminals of the inverter circuits 102C and 102D which are electrically connected to the output terminal of the inverter circuit 102A also become the H-level or the L-level, like that of the output potential of the inverter circuit 102A. Note that a signal (potential) of the output terminal of the inverter circuit 102C is opposite to a signal (potential) of the output terminal of the inverter circuit 102A except in a transition period. That is, in the case where the output terminal of the inverter circuit 102A is at the H-level, the output terminal of the inverter circuit 102C is at the L-level, and in the case where the output terminal of the inverter circuit 102A is at the L-level, the output terminal of the inverter circuit 102C is at the H-level.
In addition, a signal (potential) of the output terminal of the inverter circuit 102D is opposite to a signal (potential) of the output terminal of the inverter circuit 102C, except in a transition period. That is, in the case where the output terminal of the inverter circuit 102C is at the H-level, the output terminal of the inverter circuit 102D is at the L-level, and in the case where the output terminal of the inverter circuit 102C is at the L-level, the output terminal of the inverter circuit 102D is at the H-level.
In this manner, the inverter circuit 102 outputs a signal opposite to that of the output terminal of the inverter circuit in the previous stage (e.g., the inverter circuit 102A in the case of the inverter circuit 102C). Furthermore, the inverter circuits 102 adjacent to each other (in the same stage) (e.g., the inverter circuit 102C and the inverter circuit 102D) output signals of opposite polarities from the output terminals.
For example, in the case where the output terminal of the inverter circuit 102A is at the H-level, the output terminal of the inverter circuit 102B is at the L-level, the output terminal of the inverter circuit 102C is at the L-level, the output terminal of the inverter circuit 102D is at the H-level, the output terminal of the inverter circuit 102E is at the H-level, the output terminal of the inverter circuit 102F is at the L-level, the output terminal of the inverter circuit 102G is at the L-level, the output terminal of the inverter circuit 102H is at the H-level, the output terminal of the inverter circuit 102I is at the H-level, and the output terminal of the inverter circuit 102J is at the L-level. Then, since the output terminal of the inverter circuit 102I electrically connected to the first input terminal of the inverter circuit 102A is at the H-level and the output terminal of the inverter circuit 102J electrically connected to the first input terminal of the inverter circuit 102B is at the L-level, the potential of the output terminal of the inverter circuit 102A becomes the L-level and the potential of the output terminal of the inverter circuit 102B becomes the H-level. That is, the output signals of the inverter circuits 102 are all inverted, and this is repeated. It can be said that the circuit 100 can operate in this manner as an oscillator circuit.
Here, attention is focused on the inverter circuit 102 again. The first transistor 120 and the second transistor 122 each include the first gate and the second gate, and these transistors are dual-gate transistors. In the case where the first input terminal is at the H-level, the second transistor 122 is turned on. At this time, since the second input terminal is at the L-level, the first transistor 120 is turned off.
Thus, the first transistor 120 and the second transistor 122 have a very high on/off ratio. Therefore, signals output from the signal output terminal 108A and the inverted signal output terminal 108B have higher frequencies and larger amplitudes than those from a conventional oscillator circuit.
Note that the buffer circuit 106 has a function of amplifying an output signal (current). In the configuration illustrated in
The inverter circuits 104A and 104B are provided in order to maintain signals from the output terminals of the inverters in the last stage. That is, in the case where the output terminal of the inverter circuit 102I is at the H-level and the output terminal of the inverter circuit 102J is at the L-level, the inverter circuits 104A and 104B maintain these signals, and in the case where the output terminal of the inverter circuit 102I is at the L-level and the output terminal of the inverter circuit 102J is at the H-level, the inverter circuits 104A and 104B maintain these signals.
As described above, the circuit 100 functions as a ring oscillator. As in the above description, an inverter can be formed using a transistor having a back gate without any circuit provided to generate a potential to be input to the back gate. In addition, even when an inverter is formed using a transistor having a back gate, the number of wirings for supplying signals can be reduced.
Note that the present invention is not limited thereto and a ring oscillator of a semiconductor device in one embodiment of the present invention may be electrically connected to a selector circuit (not illustrated), in which case the reliability can be improved.
For example, a case is considered in which the inverter circuit 102B has a defect and the potential of its output terminal is unstable.
The output terminal of the inverter circuit 102B is electrically connected to the inverter circuit 102C and the inverter circuit 102D. Here, attention is focused on the inverter circuit 102D. The potential of the first input terminal of the inverter circuit 102D becomes unstable, the drain current of the second transistor 122 of the inverter circuit 102D changes significantly, and the output of the inverter circuit 102D also becomes unstable. Similarly, the potentials of the output terminals of the inverter circuit 102F, the inverter circuit 102H, and the inverter circuit 102J also become unstable, leading to malfunction. Note that in many cases, the potentials of the output terminals of the inverter circuit 102B, the inverter circuit 102D, the inverter circuit 102F, the inverter circuit 102H, and the inverter circuit 102J each become a certain potential.
Meanwhile, when attention is focused on the inverter circuit 102C, the second input terminal of the inverter circuit 102C electrically connected to the output terminal of the inverter circuit 102B becomes unstable and the potential of the second gate (back gate) of the first transistor 120 of the inverter circuit 102C also becomes unstable. However, the drain current is not significantly affected. Similarly, the defect of the inverter circuit 102B does not significantly affect the inverter circuit 102A, the inverter circuit 102C, the inverter circuit 102E, the inverter circuit 102G, and the inverter circuit 102I. Therefore, even when the inverter circuit 102B has a defect, the inverter circuit 102A, the inverter circuit 102C, the inverter circuit 102E, the inverter circuit 102G, and the inverter circuit 102I can operate normally.
Therefore, even when the inverter circuit 102B has a defect, the normal operation of the inverter circuit 102A, the inverter circuit 102C, the inverter circuit 102E, the inverter circuit 102G, and the inverter circuit 102I enables the circuit 100 to operate normally as a ring oscillator.
Note that there is no particular limitation on the configuration of the selector circuit, and any circuit that can select an output signal can be employed.
Note that in the case of using the selector circuit, a circuit for detecting a defect is preferably provided. In the above example, since a defect of the inverter circuit 102B can cause the potentials of the output terminals of the inverter circuit 102B, the inverter circuit 102D, the inverter circuit 102F, the inverter circuit 102H, and the inverter circuit 102J to each become a certain potential, a circuit for detecting this is preferably provided.
As described above, the circuit 100 is a semiconductor device including a ring oscillator or an inverter chain having high reliability.
Note that the present invention is not limited to the above-described configuration example of the circuit 100 with five stages of inverters. Although not illustrated, the circuit 100 may include seven stages of inverters or nine stages of inverters. When the circuit 100 includes an odd number of stages of inverters, a ring oscillator which operates as an oscillator circuit can be obtained.
The inverter circuits 104 are referred to here as end inverter circuits. In the case where the configuration of the circuit 100 is generalized, one embodiment of the present invention is a semiconductor device which includes a circuit including 2k inverter circuits, first and second end inverter circuits, and first and second buffer circuits. The circuit has the following configuration. A first input terminal of a first inverter circuit and a second input terminal of a second inverter circuit are electrically connected to an input terminal of a first buffer circuit. An output terminal of the first inverter circuit is electrically connected to a first input terminal of a third inverter circuit and a second input terminal of a fourth inverter circuit. A second input terminal of the first inverter circuit and a first input terminal of the second inverter circuit are electrically connected to an input terminal of a second buffer circuit. An output terminal of the second inverter circuit is electrically connected to a second input terminal of the third inverter circuit and a first input terminal of the fourth inverter circuit. An output terminal of a (2n−1)-th inverter circuit (n is a natural number greater than or equal to 2) is electrically connected to a first input terminal of a (2n+1)-th inverter circuit and a second input terminal of a (2n+2)-th inverter circuit. An output terminal of a 2n-th inverter circuit is electrically connected to a second input terminal of the (2n+1)-th inverter circuit and a first input terminal of the (2n+2)-th inverter circuit. An output terminal of a (2k−3)-th inverter circuit is electrically connected to a first input terminal of a (2k−1)-th inverter circuit and a second input terminal of a 2k-th inverter circuit. An output terminal of a (2k−2)-th inverter circuit is electrically connected to a second input terminal of the (2k−1)-th inverter circuit and a first input terminal of the 2k-th inverter circuit. An output terminal of the (2k−1)-th inverter circuit is electrically connected to the input terminal of the first buffer circuit, an input terminal of a first end inverter circuit, and an output terminal of a second end inverter circuit. An output terminal of the 2k-th inverter circuit is electrically connected to an output terminal of the first end inverter circuit, an input terminal of the second end inverter circuit, and the input terminal of the second buffer circuit. The inverter circuits each include a first transistor and a second transistor. One of a source and a drain of the first transistor is electrically connected to a high power supply potential line. The other of the source and the drain of the first transistor is electrically connected to one of a source and a drain of the second transistor and the output terminal. The other of the source and the drain of the second transistor is electrically connected to a low power supply potential line. A first gate of the first transistor is electrically connected to the other of the source and the drain of the first transistor and the one of the source and the drain of the second transistor. A second gate of the first transistor is electrically connected to the second input terminal of the inverter circuit. A first gate of the second transistor is electrically connected to the first input terminal. A second gate of the second transistor is electrically connected to a common potential line. The first end inverter circuit and the second end inverter circuit each include a third transistor and a fourth transistor. One of a source and a drain of the third transistor is electrically connected to the high power supply potential line. The other of the source and the drain of the third transistor is electrically connected to one of a source and a drain of the fourth transistor and the output terminal. The other of the source and the drain of the fourth transistor is electrically connected to the low power supply potential line. A gate of the third transistor is electrically connected to the one of the source and the drain of the third transistor. A gate of the fourth transistor is electrically connected to the input terminal. The first buffer circuit and the second buffer circuit each include a plurality of inverters.
Note that in the semiconductor device in one embodiment of the present invention, all transistors in at least a portion corresponding to the circuit 100 have the same conductivity type; therefore, the degree of freedom for layout is higher than in the case of using CMOS.
Note that only the inverter circuit 102A, the inverter circuit 102C, the inverter circuit 102E, the inverter circuit 102G, and the inverter circuit 102I (only an odd-numbered row) in the circuit 100 can operate as a ring oscillator. Similarly, only the inverter circuit 102B, the inverter circuit 102D, the inverter circuit 102F, the inverter circuit 102H, and the inverter circuit 102J (only an even-numbered row) in the circuit 100 can operate as a ring oscillator. Therefore, even when a transistor has a defect due to a failure in a manufacturing process or the like, only a row without any defect can be used to achieve operation as a ring oscillator. Thus, the operation of the semiconductor device itself can be prevented from stopping. Accordingly, it can be said that the semiconductor device in one embodiment of the present invention has high reliability.
For operation of only either of the rows, a selector circuit such as a multiplexer may be used.
Note that in the case where only a row without any defect is used to achieve operation as a ring oscillator, the advantage of a ring oscillator operating with both the odd-numbered and even-numbered rows cannot be obtained because the back gates do not function.
Note that all the transistors in this embodiment can be transistors whose channels are formed in an oxide semiconductor (referred to as OS transistors). OS transistors can achieve significantly small off-state current by minimization of hydrogen, water, or the like contained therein and minimization of oxygen vacancies. Therefore, when all the transistors in this embodiment are OS transistors, a ring oscillator (oscillator circuit) with low power consumption can be obtained. Such a ring oscillator with low power consumption is preferably used in a display, for example.
In this example, a seven-stage ring oscillator configured as described in the embodiment will be described. The ring oscillator of this example includes 14 inverter circuits 102, two inverter circuits 104, and two buffer circuits 106, and all transistors are transistors whose channel regions are formed in an oxide semiconductor.
Transistors provided in the inverter circuits 102 each have a channel length of 10 μm and a channel width of 100 μm.
Transistors provided in each of the inverter circuits 104 are a transistor on the high power supply potential line Vdd side which has a channel length of 10 μm and a channel width of 20 μm (corresponding to the first transistor 140 in
The buffer circuits 106 each include a transistor corresponding to the first transistor 162A which has a channel length of 10 μm and a channel width of 20 μm, a transistor corresponding to the first transistor 162B which has a channel length of 10 μm and a channel width of 80 μm, a transistor corresponding to the first transistor 162C which has a channel length of 10 μm and a channel width of 80 μm, a transistor corresponding to the first transistor 162D which has a channel length of 10 μm and a channel width of 1600 μm, a transistor corresponding to the second transistor 164A which has a channel length of 10 μm and a channel width of 200 μm, a transistor corresponding to the second transistor 164B which has a channel length of 10 μm and a channel width of 800 μm, a transistor corresponding to the second transistor 164C which has a channel length of 10 μm and a channel width of 800 μm, and a transistor corresponding to the second transistor 164D which has a channel length of 10 μm and a channel width of 160 μm.
Note that in each of the buffer circuits 106, a measurement pad is provided at an output portion of each inverter included in the buffer circuit 106.
Here, a first waveform 201 shown in
A second waveform 202 shown in
A third waveform 203 shown in
As shown in
This application is based on Japanese Patent Application serial no. 2012-105278 filed with Japan Patent Office on May 2, 2012, the entire contents of which are hereby incorporated by reference.
Number | Date | Country | Kind |
---|---|---|---|
2012-105278 | May 2012 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5731856 | Kim et al. | Mar 1998 | A |
5744864 | Cillessen et al. | Apr 1998 | A |
5912591 | Yamada | Jun 1999 | A |
6294274 | Kawazoe et al. | Sep 2001 | B1 |
6563174 | Kawasaki et al. | May 2003 | B2 |
6727522 | Kawasaki et al. | Apr 2004 | B1 |
7049190 | Takeda et al. | May 2006 | B2 |
7061014 | Hosono et al. | Jun 2006 | B2 |
7064346 | Kawasaki et al. | Jun 2006 | B2 |
7105868 | Nause et al. | Sep 2006 | B2 |
7211825 | Shih et al | May 2007 | B2 |
7230601 | Yamazaki et al. | Jun 2007 | B2 |
7279997 | Kalpat et al. | Oct 2007 | B2 |
7282782 | Hoffman et al. | Oct 2007 | B2 |
7297977 | Hoffman et al. | Nov 2007 | B2 |
7323356 | Hosono et al. | Jan 2008 | B2 |
7385224 | Ishii et al. | Jun 2008 | B2 |
7402506 | Levy et al. | Jul 2008 | B2 |
7411209 | Endo et al. | Aug 2008 | B2 |
7453065 | Saito et al. | Nov 2008 | B2 |
7453087 | Iwasaki | Nov 2008 | B2 |
7462862 | Hoffman et al. | Dec 2008 | B2 |
7468304 | Kaji et al. | Dec 2008 | B2 |
7501293 | Ito et al. | Mar 2009 | B2 |
7674650 | Akimoto et al. | Mar 2010 | B2 |
7732819 | Akimoto et al. | Jun 2010 | B2 |
8067775 | Miyairi et al. | Nov 2011 | B2 |
8193833 | Inukai | Jun 2012 | B2 |
20010046027 | Tai et al. | Nov 2001 | A1 |
20020056838 | Ogawa | May 2002 | A1 |
20020132454 | Ohtsu et al. | Sep 2002 | A1 |
20030189401 | Kido et al. | Oct 2003 | A1 |
20030218222 | Wager, III et al. | Nov 2003 | A1 |
20040038446 | Takeda et al. | Feb 2004 | A1 |
20040127038 | Carcia et al. | Jul 2004 | A1 |
20050017302 | Hoffman | Jan 2005 | A1 |
20050199959 | Chiang et al. | Sep 2005 | A1 |
20060035452 | Carcia et al. | Feb 2006 | A1 |
20060043377 | Hoffman et al. | Mar 2006 | A1 |
20060091793 | Baude et al. | May 2006 | A1 |
20060108529 | Saito et al. | May 2006 | A1 |
20060108636 | Sano et al. | May 2006 | A1 |
20060110867 | Yabuta et al. | May 2006 | A1 |
20060113536 | Kumomi et al. | Jun 2006 | A1 |
20060113539 | Sano et al. | Jun 2006 | A1 |
20060113549 | Den et al. | Jun 2006 | A1 |
20060113565 | Abe et al. | Jun 2006 | A1 |
20060169973 | Isa et al. | Aug 2006 | A1 |
20060170111 | Isa et al. | Aug 2006 | A1 |
20060197092 | Hoffman et al. | Sep 2006 | A1 |
20060208977 | Kimura | Sep 2006 | A1 |
20060228974 | Thelss et al. | Oct 2006 | A1 |
20060231882 | Kim et al. | Oct 2006 | A1 |
20060238135 | Kimura | Oct 2006 | A1 |
20060244107 | Sugihara et al. | Nov 2006 | A1 |
20060284171 | Levy et al. | Dec 2006 | A1 |
20060284172 | Ishii | Dec 2006 | A1 |
20060292777 | Dunbar | Dec 2006 | A1 |
20070024187 | Shin et al. | Feb 2007 | A1 |
20070040627 | Kanno et al. | Feb 2007 | A1 |
20070046191 | Saito | Mar 2007 | A1 |
20070052025 | Yabuta | Mar 2007 | A1 |
20070054507 | Kaji et al. | Mar 2007 | A1 |
20070090365 | Hayashi et al. | Apr 2007 | A1 |
20070108446 | Akimoto | May 2007 | A1 |
20070152217 | Lai et al. | Jul 2007 | A1 |
20070172591 | Seo et al. | Jul 2007 | A1 |
20070187678 | Hirao et al. | Aug 2007 | A1 |
20070187760 | Furuta et al. | Aug 2007 | A1 |
20070194379 | Hosono et al. | Aug 2007 | A1 |
20070252928 | Ito et al. | Nov 2007 | A1 |
20070272922 | Kim et al. | Nov 2007 | A1 |
20070287296 | Chang | Dec 2007 | A1 |
20080006877 | Mardilovich et al. | Jan 2008 | A1 |
20080038882 | Takechi et al. | Feb 2008 | A1 |
20080038929 | Chang | Feb 2008 | A1 |
20080050595 | Nakagawara et al. | Feb 2008 | A1 |
20080073653 | Iwasaki | Mar 2008 | A1 |
20080083950 | Pan et al. | Apr 2008 | A1 |
20080106191 | Kawase | May 2008 | A1 |
20080128689 | Lee et al. | Jun 2008 | A1 |
20080129195 | Ishizaki et al. | Jun 2008 | A1 |
20080166834 | Kim et al. | Jul 2008 | A1 |
20080182358 | Cowdery-Corvan et al. | Jul 2008 | A1 |
20080224133 | Park et al. | Sep 2008 | A1 |
20080254569 | Hoffman et al. | Oct 2008 | A1 |
20080258139 | Ito et al. | Oct 2008 | A1 |
20080258140 | Lee et al. | Oct 2008 | A1 |
20080258141 | Park et al. | Oct 2008 | A1 |
20080258143 | Kim et al. | Oct 2008 | A1 |
20080296568 | Ryu et al. | Dec 2008 | A1 |
20090068773 | Lai et al. | Mar 2009 | A1 |
20090073325 | Kuwabara et al. | Mar 2009 | A1 |
20090114910 | Chang | May 2009 | A1 |
20090134399 | Sakakura et al. | May 2009 | A1 |
20090152506 | Umeda et al. | Jun 2009 | A1 |
20090152541 | Maekawa et al. | Jun 2009 | A1 |
20090278122 | Hosono et al. | Nov 2009 | A1 |
20090280600 | Hosono et al. | Nov 2009 | A1 |
20100065844 | Tokunaga | Mar 2010 | A1 |
20100092800 | Itagaki et al. | Apr 2010 | A1 |
20100109002 | Itagaki et al. | May 2010 | A1 |
20110181319 | Kawahara et al. | Jul 2011 | A1 |
20110193594 | Inukai | Aug 2011 | A1 |
20120061668 | Miyairi et al. | Mar 2012 | A1 |
20120218000 | Inukai | Aug 2012 | A1 |
Number | Date | Country |
---|---|---|
1 737 044 | Dec 2006 | EP |
2 226 847 | Sep 2010 | EP |
60-198861 | Oct 1985 | JP |
63-210022 | Aug 1988 | JP |
63-210023 | Aug 1988 | JP |
63-210024 | Aug 1988 | JP |
63-215519 | Sep 1988 | JP |
63-239117 | Oct 1988 | JP |
63-265818 | Nov 1988 | JP |
05-251705 | Sep 1993 | JP |
08-264794 | Oct 1996 | JP |
11-505377 | May 1999 | JP |
2000-044236 | Feb 2000 | JP |
2000-150900 | May 2000 | JP |
2002-076356 | Mar 2002 | JP |
2002-289859 | Oct 2002 | JP |
2003-086000 | Mar 2003 | JP |
2003-086808 | Mar 2003 | JP |
2004-103957 | Apr 2004 | JP |
2004-273614 | Sep 2004 | JP |
2004-273732 | Sep 2004 | JP |
2006-217162 | Aug 2006 | JP |
2011-163983 | Aug 2011 | JP |
WO-2004114391 | Dec 2004 | WO |
Entry |
---|
Ma.T et al., “Unipolar CMOS Logic for Post-Si ULSI and TFT Technologies,”, ECS Transactions, Jun. 26, 2011, vol. 37, No. 1. pp. 207-215. |
Fortunato.E et al., “Wide-Bandgap High-Mobility ZnO Thin-Film Transistors Produced at Room Temperature, ”, Appl. Phys. Lett. (Applied Physics Letters) , Sep. 27, 2004, vol. 85, No. 13, pp. 2541-2543. |
Dembo.H et al., “RFCPUS on Glass and Plastic Substrates Fabricated by TFT Transfer Technology,”, IEDM 05: Technical Digest of International Electron Devices Meeting, Dec. 5, 2005, pp. 1067-1069. |
Ikeda.T et al., “Full-Functional System Liquid Crystal Display Using CG-Silicont Technology, ”, SID Digest '04 : SID International Symposium Digest of Technical Papers, 2004, vol. 35, pp. 860-863. |
Nomura.K et al., “Room-Temperature Fabrication of Transparent Flexible Thin-Film Transistors using Amorphous Oxide Semiconductors,”, Nature, Nov. 25, 2004, vol. 432, pp. 488-492. |
Park.J et al., “Improvements in the Device Characteristics of Amorphous Indium Gallium Zinc Oxide Thin-film Transistors by Ar Plasma Treatment,”, Appl. Phys. Lett. (Applied Physics Letter) , Jun. 26, 2007, vol. 90, No. 26, pp. 262106-1-262106-3. |
Takahashi.M et al., “Theoretical Analysis of IGZO Transparent Amorphous Oxide Semiconductor, ”, IDW '08 : Proceedings of the 15th International Display Workshops, Dec. 3, 2008, pp. 1637-1640. |
Hayashi.R et al., “42.1: Invited Paper: Improved Amorphous In—Ga—Zn—O TFTS,”, SID Digest '08 SID International Symposium Digest of Technical Papers, May 20, 2008, vol. 39, pp. 621-624. |
Prins.M et al., “A Ferrolectric Transparent Thin-Film Transistor,”, Appl. Phys. Letts. (Applied Physics Letters) , Jun. 17, 1996, vol. 68, No. 25, pp. 3650-3652. |
Nakamura.M et al., “The Phase relations in the In2O3-Ga2ZnO4-ZnO system at 1350° C,”, Journal of Solid State Chemistry, Aug. 1, 1991, vol. 93, No. 2, pp. 298-315. |
Kimizuka. N et al., “Syntheses and Single-Crystal Data of Homologous Compounds, In2O3(ZnO)m (m=3,4, and 5), InGaO3(ZnO)3, and Ga2O3(ZnO)m (m=7,8,9, and 16) in the In2O3-ZnGa2O4-ZnO System,”, Journal of Solid State Chemistry, Apr. 1, 1995, vol. 116, No. 1, pp. 170-178. |
Nomura.K et al., “Thin-Film Transistor Fabricated in Single-Crystalline Transparent Oxide Semiconductor, ”, Science, May 23, 2003, vol. 300, No. 5623, pp. 1269-1272. |
Masuda.S et al., “Transparent thin film transistors using ZnO as an active channel layer and their electrical properties,”, J. Appl. Phys. (Journal of Applied Physics) , Feb. 1, 2003, vol. 93, No. 3, pp. 1624-1630 |
Asakuma.N. et al., “Crystallization and Reduction of Sol-Gel-Derived Zinc Oxide Films by Irradiation with Ultraviolet Lamp,”, Journal of Sol-Gel Science and Technology, 2003, vol. 26, pp. 181-184. |
Osada.T et al., “15.2: Development of Driver-Integrated Panel using Amorphous In—Ga—Zn—Oxide TFT,”, SID Digest '09 : SID International Symposium Digest of Technical Papers, May 31, 2009, pp. 184-187. |
Nomura.K et al., “Carrier transport in transparent oxide semiconductor with intrinsic structural randomness probed using single-crystalline InGaO3(ZnO)5 films,”, Appl. Phys. Lett. (Applied Physics Letters) , Sep. 13, 2004, vol. 85, No. 11, pp. 1993-1995. |
Li.C et al., “Modulated Structures of Homologous Compounds InMO3(ZnO)m (M=In,Ga; m=Integer) Described by Four-Dimensional Superspace Group,”, Journal of Solid State Chemistry, 1998, vol. 139, pp. 347-355. |
Son.K et al., “42.4L: Late-News Paper: 4 Inch QVGA AMOLED Driven by the Threshold Voltage Controlled Amorphous Gizo (Ga2O3-In2O3-ZnO) TFT,”, SID International Symposium Digest of Technical Papers, May 20, 2008, vol. 39, pp. 633-636. |
Lee.J et al., “World'S Largest (15-Inch) XGA AMLCD Panel Using IGZO Oxide TFT,”, SID Digest '08 : SID International Symposium Digest of Technical Papers, May 20, 2008, vol. 39, pp. 625-628. |
Nowatari.H et al., “60.2: Intermediate Connector With Suppressed Voltage Loss for White Tandem OLEDS,”, SID Digest '09 : SID International Syposium Digest of Technical Papers, May 31, 2009, vol. 40, pp. 899-902. |
Kanno.H et al., “White Stacked Electrophosphorecent Organic Light-Emitting Devices Employing MOO3 as a Charge-Generation Layer,”, Adv. Mater (Advanced Materials), 2006, vol. 18, No. 3, pp. 339-342. |
Tsuda.K et al., “Ultra Low Power Consumption Technologies for Mobile TFT-LCDs,”, IDW '02 : Proceedings of the 9th International Display Workshops, Dec 4, 2002, pp. 295-298. |
Van de Walle.C, “Hydrogen as a Cause of Doping in Zinc Oxide,”, Phys. Rev. Lett. (Physical Review Letters), Jul. 31, 2000, vol. 85, No. 5, pp. 1012-1015. |
Fung.T et al., “2-D Numerical Simulation of High Performance Amorphous In—Ga—Zn—O TFTs for Flat Panel Displays,”, AM-FPD '08 Digest of Technical Papers, Jul. 2, 2008, pp. 251-252, The Japan Society of Applied Physics. |
Jeong.J et al., “3.1: Distinguished Paper: 12.1-Inch WXGA AMOLED Display Driven by Indium—Gallium—Zinc Oxide TFTs Array,”, SID Digest '08 : SID International Symposium Digest of Technical Papers, May 20, 2008, vol. 39, No. 1, pp. 1-4. |
Park.J et al., “High performance amorphous oxide thin film transistors with self-aligned top-gate structure,”, IEDM 09: Technical Digest of International Electron Devices Meeting, Dec. 7, 2009, pp. 191-194. |
Kurokawa,Y et al., “UHF RFCPUS on Flexible and Glass Substrates for Secure RFID Systems,”, Journal of Solid-State Circuits , 2008, vol. 43, No. 1, pp. 292-299. |
Ohara.H et al., “Amorphous In—Ga—Zn—Oxide TFTs with Suppressed Variation for 4.0 inch QVGA AMOLED Display,”, AM-FPD '09 Digest of Technical Papers, Jul. 1, 2009, pp.227-230, The Japan Society of Applied Physics. |
Coates.D et al., “Optical Studies of the Amorphous Liquid-Cholesteric Liquid Crystal Transition:The “Blue Phase”,”, Physics Letters, Sep. 10, 1973, vol. 45A, No. 2, pp. 115-116. |
Cho.D et al., “21.2:AL and SN-Doped Zinc Indium Oxide Thin Film Transistors for AMOLED Back-Plane,”, SID Digest '09 : SID International Symposium Digest of Technical Papers, May 31, 2009, pp. 280-283. |
Lee.M et al., “15.4:Excellent Performance of Indium—Oxide-Based Thin-Film Transistors by DC Sputtering,”, SID Digest '09 : SID International Symposium Digest of Technical Papers, May 31, 2009, pp. 191-193. |
Jin.D et al., “65.2:Distinguished Paper:World-Largest (6.5″) Flexible Full Color Top Emission AMOLED Display on Plastic Film and its Bending Properties,”, SID Digest '09 : SID International Symposium Disgest of Technical Papers, May 31, 2009, pp. 983-985. |
Sakata.J et al., “Development of 4.0-IN. AMOLED Display With Driver Circuit Using Amorphous In—Ga—Zn—Oxide TFTS,”, IDW '09 : Proceeding of the 16th International Display Workshops, 2009, pp. 689-692. |
Park.J et al., “Amorphous Indium—Gallium—Zinc Oxide TFTS and their Application for Large Size AMOLED,”, AM-FPD '08 Digest of Technical Papers, Jul. 2, 2008, pp. 275-278. |
Park.S et al., “Challenge to Future Displays: Transparent AM-OLED Driven by PEALD Grown ZnO TFT,”, IMID '07 Digest, 2007, pp. 1249-1252. |
Godo.H et al., “Temperature Dependence of Characteristics and Electronic Structure for Amorphous In-Ga-Zn-Oxide TFT,”, AM-FPD '09 Digest of Technical Papers, Jul. 1, 2009, pp. 41-44. |
Osada.T et al., “Development of Driver-Integrated Panel Using Amorphous In—Ga—Zn—Oxide TFT,”, AM-FPD '09 Digest of Technical Papers, Jul. 1, 2009, pp. 33-36. |
Hirao.T et al., “Novel Top-Gate Zinc Oxide Thin-Film Transistors (ZnO TFTS) for AMLCDS,”, Journal of the SID, 2007, vol. 15, No. 1, pp. 17-22. |
Hosono.H, “68.3:Invited Paper:Transparent Amorphous Oxide Semiconductors for High Performance TFT,”, SID Digest '07 : SID International Symposium Digest of Technical Papers, 2007, vol. 38, pp. 1830-1833. |
Godo.H et al., “P-9:Numerical Analysis on Temperature Dependence of Characteristics of Amorphous In—Ga—Zn—Oxide TFT,”, SID Digest '09 : SID International Symposium Digest of Technical Papers, May 31, 2009, pp. 1110-1112. |
Ohara.H et al., “21.3:4.0 In. QVGA AMOLED Display Using In—Ga—Zn—Oxide TFTS With a Novel Passivation Layer,”, SID Digest '09 : SID International Symposium Digest of Technical Papers, May 31, 2009, pp. 284-287. |
Miyasaka.M, “Suftla Flexible Microelectronics on their Way to Business,”, SID Digest '07 : SID International Symposium Digest of Technical Papers, 2007, vol. 38, pp. 1673-1676. |
Chern.H et al., “An Analytical Model for the Above-Threshold Characteristics of Polysilicon Thin-Film Transistors,”, IEEE Transactions on Electron Devices, July 1, 1995, vol. 42, No. 7, pp. 1240-1246. |
Kikuchi.H et al., “39.1:Invited Paper:Optically Isotropic Nano-Structured Liquid Crystal Composites for Display Application,”, SID Digest '09 : SID International Symposium Digest of Technical Papers, May 31, 2009, pp. 578-581. |
Asaoka.Y et al., “29.1:Polarizer-Free Reflective LCD Combined With Ultra Low-Power Driving Technology,”, SID Digest '09 : SID International Symposium Digest of Technical Papers, May 31, 2009, pp. 395-398. |
Lee.H et al., “Current Status of, Challenges to, and Perspective View of AM-OLED,”, IDW '06 : Proceedings of the 13th International Display Workshops, Dec. 7, 2006, pp. 663-666. |
Kikuchi.H et al., “62.2:Invited Paper:Fast Electro-Optical Switching in Polymer-Stabilized Liquid Crystalline Blue Phases for Display Application,”, SID Digest '07 : SID International Symposium Digest of Technical Papers, 2007, vol. 38, pp. 1737-1740. |
Nakamura.M, “Synthesis of Homologous Compound with New Long-Period Structure,”, Nirim Newsletter, Mar. 1, 1995, vol. 150, pp. 1-4 |
Kikuchi.H et al., “Polymer-Stablized Liquid Crystal Blue Phases,”, Nature Materials, Sep. 2, 2002, vol. 1, pp. 64-68. |
Kimizuka.N et al., “Spinel,YBFE2O4, and YB2FE3O7 Types of Structures for Compounds in the IN2O3 and SC2O3-A2O3-BO Systems [A; FE, GA, or AL; B: MG, MN, FE, NI, CU,or ZN] at Temperatures over 1000° C,”, Journal of Solid State Chemistry, 1985, vol. 60, pp. 382-384. |
Kitzerow.H et al., “Observation of Blue Phases in Chiral Networks,”, Liquid Crystals, 1993, vol. 14, No. 3, pp. 911-916. |
Costello.M et al., “Electron Microscopy of a Cholesteric Liquid Crystal and its Blue Phase,”, Phys. Rev. A (Physical Review. A), May 1, 1984, vol. 29, No. 5, pp. 2957-2959. |
Meiboom.S et al., “Theory of the Blue Phase of Cholesteric Liquid Crystals,”, Phys. Rev. Lett. (Physical Review Letters), May 4, 1981, vol. 46, No. 18, pp. 1216-1219. |
Park.Sang-Hee et al., “42.3: Transparent ZnO Thin Film Transistor for the Application of High Aperture Ratio Bottom Emission AM-OLED Display,”, SID Digest '08 : SID International Symposium Digest of Technical Papers, May 20, 2008, vol. 39, pp. 629-632. |
Orita.M et al., “Mechanism of Electrical Conductivity of Transparent InGaZnO4,”, Phys. Rev. B (Physical Review. B), Jan. 15, 2000, vol. 61, No. 3, pp. 1811-1816. |
Nomura.K et al., “Amorphous Oxide Semiconductors for High-Performance Flexible Thin-Film Transistors,”, Jpn. J. Appl. Phys (Japanese Journal of Applied Physics) ,2006, vol. 45, No. 5B, pp. 4303-4308. |
Janotti.A et al., “Native Point Defects in ZnO,”, Phys. Rev. B (Physical Review. B), Oct. 4, 2007, vol. 76, No. 16, pp. 165202-1-165202-22. |
Park.J et al., “Electronic Transport Properties of Amorphous Indium—Gallium—Zinc Oxide Semiconductor upon Exposure to Water,”, Appl. Phys. Lett. (Applied Physics Letters) , 2008, vol. 92, pp. 072104-1-072104-3. |
Hsieh.H et al., “P-29:Modeling of Amorphous Oxide Semiconductor Thin Film Transistors and Subgap Density of States,”, SID Digest '08 : SID International Symposium Digest of Technical Papers, 2008, vol. 39, pp. 1277-1280. |
Janotti.A et al., “Oxygen Vacancies in ZnO,”, Appl. Phys. Lett. (Applied Physics Letters) , 2005, vol. 85, pp. 122102-1-122102-3. |
Oba.F et al., “Defect energetics in ZnO: A hybrid Hartree-Fock density functional study,”, Phys. Rev. B. (Physical Review. B), 2008, vol. 77, pp. 2452002-1-245202-6. |
Orita.M et al., “Amorphous transparent conductive oxide InGaO3(ZnO)m (m<4):a Zn4s conductor,”, Philosophical Magazine, 2001, vol. 81, No. 5, pp. 501-515. |
Hosono.H et al., “Working hypothesis to explore novel wide band gap electrically conducting amorphous oxides and examples,”, J. Non-Cryst. Solids (Journal of Non-Crystalline Solids), 1996, vol. 198-200, pp. 165-169. |
Mo.Y et al., “Amorphous Oxide TFT Backplanes for Large Size AMOLED Displays,”, IDW '08 : Proceedings of the 6th International Display Workshops, Dec. 3, 2008, pp. 581-584. |
Kim.S et al., “High-Performance oxide thin film transistors passivated by various gas plasmas,”, 214th ECS Meeting, 2008, No. 2317, ECS. |
Clark.S et al., “First Principles Methods Using Castep,”, Zeitschrift fur Kristallographie, 2005, vol. 220, pp. 567-570. |
Lany.S et al “Dopability, Intrinsic Conductivity, and Nonstoichiometry of Transparent Conducting Oxides,”, Phys. Rev. Lett. (Physical Review Letters), Jan. 26, 2007, vol. 98, pp. 045501-1-045501-4. |
Park.J et al., “Dry etching of ZnO films and plasma-induced damage to optical properties,”, J. Vac. Sci. Technol. B (Journal of Vacuum Science & Technology B), Mar. 1, 2003, vol. 21, No. 2, pp. 800-803. |
Oh.M et al., “Improving the Gate Stability of ZnO Thin-Film Transistors With Aluminum Oxide Dielectric Layers,”, J. Electronchem. Soc. (Journal of the Electrochemical Society), 2008, vol. 155, No. 12, pp. H1009-H1014. |
Ueno.K et al., “Field-Effect Transistor on SrTiO3 With Sputtered Al203 Gate Insulator,”, Appl. Phys. Lett. (Applied Physics Letters) , Sep. 1, 2003, vol. 83, No. 9, pp. 1755-1757. |
Number | Date | Country | |
---|---|---|---|
20130292669 A1 | Nov 2013 | US |