Claims
- 1. A semiconductor device comprising:
- a first P-type region having a first impurity concentration;
- an N-channel MOS transistor, in the first P-type region, including
- a source,
- a channel juxtaposed to the source, and
- a drain juxtaposed to the channel;
- a second P-type region on the first P-type region, and having an impurity concentration higher than the first impurity concentration;
- a third P-type region on the first P-type region, and having a side adjacent to the channel and extending from the source to the drain, the third P-type region having a third impurity concentration higher than the first impurity concentration;
- a fourth P-type region on the first P-type region, in an area between the second P-type region and the third P-type region, and having an impurity concentration lower than the third impurity concentration and higher than the first impurity concentration; and
- an insulation film having a first thickness in an area on the fourth P-type region, having a second thickness in an area on the second P-type region, the second thickness being smaller than the first thickness, and having a third thickness in an area on the third P-type region, the third thickness being smaller than the first thickness.
- 2. The semiconductor device according to claim 1, further including
- an N-type semiconductor substrate including a P-channel MOS transistor, arranged with the N-channel MOS transistor in a complementary MOS configuration,
- the first P-type region being a P-well region in the N-type semiconductor substrate; and
- a fifth P-type diffusion region, in an interface region between the N-type substrate and the P-well region, the fifth P-type diffusion region having an impurity concentration higher than the first impurity concentration.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 1-88730 |
Apr 1989 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/134,856, filed Oct. 12, 1993, now abandoned, which is a continuation-in-part application Ser. No. 07/715,886, filed Jun. 18, 1991, now abandoned, which is a continuation of application Ser. No. 07/505,439, filed Apr. 6, 1990, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (7)
| Number |
Date |
Country |
| 0 098 165 |
Jan 1984 |
EPX |
| 0 280 368 |
Aug 1988 |
EPX |
| 0 282 082 |
Sep 1988 |
EPX |
| 1 789 026 |
Jun 1971 |
DEX |
| 62-35557 |
Feb 1987 |
JPX |
| 62-262462 |
Nov 1987 |
JPX |
| 2-267970 |
Nov 1990 |
JPX |
Non-Patent Literature Citations (4)
| Entry |
| Hiroshi Hatano et al., "Total Dose Radiation-Hardened Latch-Up Free CMOS Structures for Radiation-Tolerant VLSI Designs", IEEE Transactions on Nuclear Science, vol. NS-33, No. 6, Dec. 1986, pp. 1505-1509. |
| "Zero Biased Junction for Reduction of Alpha-Particle-Induced FET Leakage," IBM Technical Disclosure Bulletin, vol. 23, No. 2, dated Jul. 1980. |
| Patent Abstracts of Japan, vol. 5, No. 167 (839) dated Oct. 24, 1981. |
| National Convention Record of the Institute of Electronics, Information and Communication Engineers, pp. 4-490, Radiation-Hardened Digital LSI's by H. Hatano, dated Mar. 1989. |
Continuations (2)
|
Number |
Date |
Country |
| Parent |
134856 |
Oct 1993 |
|
| Parent |
505439 |
Apr 1990 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
715886 |
Jun 1991 |
|