Semiconductor device

Information

  • Patent Grant
  • 8207581
  • Patent Number
    8,207,581
  • Date Filed
    Thursday, September 23, 2010
    14 years ago
  • Date Issued
    Tuesday, June 26, 2012
    12 years ago
Abstract
Provided is a semiconductor device in which the first trench isolation regions is placed between a substrate potential-fixing P-type diffusion region of an ESD protection NMOS transistor and source and drain regions of the ESD protection NMOS transistor, and has a depth greater than a depth of the second trench isolation region that is placed between a substrate potential-fixing P-type diffusion region of an NMOS transistor for internal circuit and source and drain regions of the NMOS transistor for internal circuit.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates to a semiconductor device which includes, between an external connection terminal and an internal circuit region, an ESD protection element for protecting an internal element formed in the internal circuit region against breakdown from ESD.


2. Description of the Related Art


In semiconductor devices that include MOS transistors, it is a known practice to install an “off” transistor as an ESD protection element for preventing the breakdown of an internal circuit due to static electricity from an external connection PAD. The “off” transistor is an NMOS transistor that is kept in an off state by fixing its gate electric potential to a ground voltage (Vss).


To prevent the ESD breakdown of an internal circuit element, it is important to draw as large a ratio of ESD pulses as possible into the off transistor while inhibiting ESD pulses from propagating to the internal circuit element, or to convert a fast, large ESD pulse into a slow, small signal before transmitting the pulse.


The off transistor is often set to a wide transistor width (W width) on the order of several hundreds microns because, unlike other MOS transistors that constitute internal circuits such as a logic circuit, the off transistor needs to let a large amount of electrostatic current that has been drawn in flow through at once.


The off transistor therefore takes up a large area, which poses a problem particularly in a small-sized IC chip by increasing the overall cost of the IC.


A common form of the off transistor is a comb-shaped combination of a plurality of drain regions, source regions, and gate electrodes. However, the structure which is a combination of a plurality of transistors makes it difficult to ensure that all parts of the ESD protection NMOS transistor operate uniformly, which can lead to a concentration of current in, for example, a place at a short distance from the external connection terminal and allows a breakdown without giving the ESD protection NMOS transistor a chance to fully exert its intended ESD protection function.


A remedy for those problems has been proposed in which transistor operation is quickened in accordance with the distance from the external connection terminal by setting the distance between a contact hole and a gate electrode, particularly in a drain region, progressively shorter as the distance from the external connection terminal increases (see JP 07-45829 A, for example).


However, reducing the W width in an attempt to reduce the area that the off transistor takes up renders the off transistor incapable of implementing its protection function satisfactorily. The proposed remedy, in which the transistor operation speed is adjusted locally by adjusting the distance from a contact hole to a gate electrode in a drain region, also has additional problems including a failure to secure a desired contact width due to the reduced drain region width, and a chance that adjusting the distance from the contact hole to the gate electrode alone is not enough to deal with the further increased surge propagation speed which has been brought about in recent years by the development of wiring containing high-melting point metal and the resultant lowering of wiring resistance. Moreover, the proposed remedy does not disclose a measure for preventing the ESD breakdown of an internal circuit element by allowing the off transistor to operate on a voltage lower than that of the internal circuit element and by drawing as large a ratio of ESD pulses as possible into the off transistor while inhibiting the propagation of ESD pulses to the internal circuit element.


SUMMARY OF THE INVENTION

To solve those problems, the present invention provides a semiconductor device structured as follows.


The semiconductor device according to the present invention includes: an NMOS transistor of an internal element which is located in an internal circuit region among other components; an ESD protection NMOS transistor which is provided between the internal circuit region and an external connection terminal in order to protect the NMOS transistor of the internal element and other internal elements against breakdown from ESD; and trench isolation regions, in which one of the trench isolation regions is placed between a substrate potential-fixing P-type diffusion region of the ESD protection NMOS transistor and source and drain regions of the ESD protection NMOS transistor, and has a depth greater than a depth of another of the trench isolation regions that is placed between a substrate potential-fixing P-type diffusion region of the NMOS transistor of the internal element and source and drain regions of the NMOS transistor of the internal element.


With those measures, a hold voltage for keeping the ESD protection NMOS transistor in bipolar operation may be made lower than a hold voltage of the NMOS transistor of the internal element, without increasing the number of process steps and the area taken up by the ESD protection NMOS transistor. A semiconductor device that includes the ESD protection NMOS transistor having a satisfactory ESD protection function is thus provided.


The measures described above may make a hold voltage for keeping the ESD protection NMOS transistor in bipolar operation lower than a hold voltage of the NMOS transistor of the internal element, without increasing the number of process steps and the area taken up by the ESD protection NMOS transistor. As a result, a semiconductor device that includes the ESD protection NMOS transistor having a satisfactory ESD protection function is provided.





BRIEF DESCRIPTION OF THE DRAWING

The accompanying drawing, FIG. 1, is a schematic sectional view illustrating an ESD protection NMOS transistor and an NMOS transistor of an internal element in a semiconductor device according to an embodiment of the present invention.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT


FIG. 1 is a schematic sectional view illustrating an ESD protection NMOS transistor and an NMOS transistor of an internal element in a semiconductor device according to an embodiment of the present invention.


An ESD protection NMOS transistor 601 is described first.


On a P-type silicon substrate 101 that is a first conductivity type semiconductor substrate, a source region 201 and a drain region 202 are formed of a pair of high concentration N-type impurity regions. A first trench isolation region 301 is formed between the ESD protection NMOS transistor 601 and another element in order to insulate and isolate the ESD protection NMOS transistor 601 from another element by shallow trench isolation.


A gate insulating film 401 is formed of a silicon oxide film or the like on a channel region in a part of the P-type silicon substrate 101 that is located between the source region 201 and the drain region 202. A gate electrode 402 is formed of a polysilicon film or the like on the gate insulating film 401. A second trench isolation region 302 is provided between a substrate potential-fixing P-type diffusion region 501 and the source region 201 of the ESD protection NMOS transistor 601. The depth D2 of the second trench isolation region 302 is greater than the depth D1 of the first trench isolation region 301.


Though not illustrated in the drawing, the source region 201 is electrically connected to have the same ground electric potential (Vss) as the gate electrode 402, thereby keeping the ESD protection NMOS transistor 601 in an off state and making the ESD protection NMOS transistor 601 into an “off” transistor. The drain region 202 is connected to an external connection terminal.


The example of FIG. 1 illustrates, for simplification, only an ESD protection NMOS transistor including the source region 201 and the drain region 202 formed of a pair of high concentration N-type impurity regions. However, in practice, an ESD protection NMOS transistor requires a wide transistor width in order to let a large amount of current caused by static electricity flow through, and often takes a form that includes many source regions and drain regions.


An NMOS transistor of an internal element 602 is described next.


On the P-type silicon substrate 101 that is the first conductivity type semiconductor substrate, a source region 201 and a drain region 202 are formed of a pair of high concentration N-type impurity regions. A first trench isolation region 301 is formed between the ESD protection NMOS transistor 601 and another element in order to insulate and isolate the ESD protection NMOS transistor 601 from another element by shallow trench isolation.


A gate insulating film 401 is formed of a silicon oxide film or the like on a part of the P-type silicon substrate 101 that is the internal element and located between the source region 201 and the drain region 202. A gate electrode 402 is formed of a polysilicon film or the like on the gate insulating film 401. A first trench isolation region 301 is provided between a substrate potential-fixing P-type diffusion region 502 and the source region 201 of the NMOS transistor 602 of the internal element. FIG. 1 illustrates only the NMOS transistor 602 as a component of an internal element for simplification. However, in an actual IC, many PMOS transistors and other elements that constitute semiconductor circuits are formed.


A comparison between the ESD protection NMOS transistor 601 and the NMOS transistor 602 of the internal element is given next to describe characteristics of the present invention.


The second trench isolation region 302 is placed between the substrate potential-fixing P-type diffusion region 501 of the ESD protection NMOS transistor 601 and the source region 201 and the drain region 202 of the ESD protection NMOS transistor 601, and has a depth greater than a depth of the first trench isolation region 301 that is placed between the substrate potential-fixing P-type diffusion region 502 of the NMOS transistor 602 of the internal element and source and drain regions of the NMOS transistor 602 of the internal element.


This makes a hold voltage for keeping the ESD protection NMOS transistor 601 in bipolar operation lower than a hold voltage of the NMOS transistor 602 of the internal element, which means that a large amount of current or pulse applied from the outside is let flow into the ESD protection NMOS transistor 601 quickly and preferentially. A semiconductor device that includes the ESD protection NMOS transistor 601 having a satisfactory ESD protection function is thus provided.


The embodiment simplifies the description by describing a case where the ESD protection NMOS transistor 601 and the NMOS transistor 602 of the internal element have a conventional structure. Instead, the ESD protection NMOS transistor 601 and the NMOS transistor 602 of the internal element may have a double diffused drain (DDD) structure or an offset drain structure.

Claims
  • 1. A semiconductor device, comprising: an NMOS transistor in an internal circuit region;an ESD protection NMOS transistor provided between the internal circuit region and an external connection terminal in order to protect the NMOS transistor against breakdown from ESD;a first trench isolation region placed between a substrate potential-fixing P-type diffusion region of the ESD protection NMOS transistor and source and drain regions of the ESD protection NMOS transistor; anda second trench isolation region placed between a substrate potential-fixing P-type diffusion region of the NMOS transistor and source and drain regions of the NMOS transistor, a depth of the first trench region being deeper than that of the second trench isolation region.
  • 2. A semiconductor device according to claim 1, wherein the ESD protection NMOS transistor and the NMOS transistor have a DDD structure.
  • 3. A semiconductor device according to claim 1, wherein the ESD protection NMOS transistor and the NMOS transistor have an offset drain structure.
Priority Claims (1)
Number Date Country Kind
2009-221241 Sep 2009 JP national
US Referenced Citations (77)
Number Name Date Kind
6100127 Wu Aug 2000 A
6310380 Cai et al. Oct 2001 B1
6399990 Brennan et al. Jun 2002 B1
6476445 Brown et al. Nov 2002 B1
6482747 Takahashi et al. Nov 2002 B1
6600198 Ohnakado et al. Jul 2003 B2
6670678 Kojima Dec 2003 B2
6774017 Brown et al. Aug 2004 B2
6876055 Iwata et al. Apr 2005 B2
6909149 Russ et al. Jun 2005 B2
7071515 Sheu et al. Jul 2006 B2
7098130 Kim et al. Aug 2006 B1
7256463 Matsumoto et al. Aug 2007 B2
7276768 Furukawa et al. Oct 2007 B2
7285458 Manna et al. Oct 2007 B2
7304354 Morris Dec 2007 B2
7384854 Voldman Jun 2008 B2
7399679 Sheu et al. Jul 2008 B2
7420250 Lee et al. Sep 2008 B2
7521771 Choi Apr 2009 B2
7586158 Hierlemann et al. Sep 2009 B2
7615417 Manna et al. Nov 2009 B2
7645676 Furukawa et al. Jan 2010 B2
7667280 Takasu et al. Feb 2010 B2
7737526 Williams et al. Jun 2010 B2
7750409 Takasu et al. Jul 2010 B2
7791145 Furukawa et al. Sep 2010 B2
7795681 Williams et al. Sep 2010 B2
7804138 Morris Sep 2010 B2
7821099 Voldman Oct 2010 B2
7838940 Schneider et al. Nov 2010 B2
7868414 Williams et al. Jan 2011 B2
7880240 Takasu Feb 2011 B2
7893497 Takasu Feb 2011 B2
7898035 Takasu et al. Mar 2011 B2
8035190 Liu et al. Oct 2011 B2
8093145 Morris Jan 2012 B2
8097930 Shrivastava et al. Jan 2012 B2
20020145176 Takasu et al. Oct 2002 A1
20020145177 Takasu et al. Oct 2002 A1
20020167050 Brown et al. Nov 2002 A1
20030168701 Voldman Sep 2003 A1
20040012068 Iwata et al. Jan 2004 A1
20050012173 Sheu et al. Jan 2005 A1
20050139865 Choi Jun 2005 A1
20050173727 Manna et al. Aug 2005 A1
20060079068 Sheu et al. Apr 2006 A1
20060099745 Hsu et al. May 2006 A1
20070018328 Hierlemann et al. Jan 2007 A1
20070040222 Van Camp et al. Feb 2007 A1
20070045751 Van Camp et al. Mar 2007 A1
20070170518 Furukawa et al. Jul 2007 A1
20070241409 Furukawa et al. Oct 2007 A1
20080001168 Manna et al. Jan 2008 A1
20080057671 Furukawa et al. Mar 2008 A1
20080191308 Takasu et al. Aug 2008 A1
20080197425 Takasu Aug 2008 A1
20080237656 Williams et al. Oct 2008 A1
20080237704 Williams et al. Oct 2008 A1
20080237706 Williams et al. Oct 2008 A1
20080237782 Williams et al. Oct 2008 A1
20080237783 Williams et al. Oct 2008 A1
20080251846 Voldman Oct 2008 A1
20090039431 Takasu Feb 2009 A1
20090050966 Takasu Feb 2009 A1
20090050967 Takasu Feb 2009 A1
20090050968 Takasu et al. Feb 2009 A1
20090050969 Takasu Feb 2009 A1
20090152633 Takasu et al. Jun 2009 A1
20090174004 Choi Jul 2009 A1
20100013515 Jung Jan 2010 A1
20110012196 Williams et al. Jan 2011 A1
20110073947 Takasu Mar 2011 A1
20110073948 Takasu Mar 2011 A1
20110127615 Tanaka Jun 2011 A1
20110163384 Takasu Jul 2011 A1
20110303982 Chung et al. Dec 2011 A1
Foreign Referenced Citations (3)
Number Date Country
2009147001 Jul 2009 JP
2011071327 Apr 2011 JP
2011210896 Oct 2011 JP
Related Publications (1)
Number Date Country
20110073947 A1 Mar 2011 US