Semiconductor devices having fin structures and fabrication methods thereof

Information

  • Patent Grant
  • 9054219
  • Patent Number
    9,054,219
  • Date Filed
    Wednesday, February 5, 2014
    10 years ago
  • Date Issued
    Tuesday, June 9, 2015
    9 years ago
Abstract
A method of fabricating semiconductor devices includes providing a semiconducting substrate. The method also includes defining a heavily doped region at a surface of the semiconducting substrate in at least one area of the semiconducting substrate, where the heavily doped region includes a heavily doped layer having a doping concentration greater than a doping concentration of the semiconducting substrate. The method also includes forming an additional layer of semiconductor material on the semiconducting substrate, the additional layer comprising a substantially undoped layer. The method further includes applying a first removal process to the semiconducting substrate to define an unetched portion and an etched portion, where the unetched portion defines a fin structure, and the etched portion extends through the additional layer, and then isolating the fin structure from other structures.
Description
FIELD

The present disclosure relates, in general, to semiconductor devices and, more particularly, to semiconductor devices that include fin structures as well as an integration scheme to incorporate planar transistors on the same substrate as fin-based transistors.


BACKGROUND

As the semiconductor industry looks toward the 22 nm technology node and beyond, some manufacturers are considering a transition from planar CMOS transistors to the three-dimensional (3D) FinFET device architectures. In contrast to the gate in a planar transistor, which sits above the channel, the gate of a FinFET wraps around the channel, providing electrostatic control from multiple sides. Relative to planar transistors, such FinFETs offer improved channel control and, therefore, reduced short channel effects. Thanks to its intrinsically superior electrostatics control, the device electrostatics of FinFETs are improved as the width of the devices (Fin) is aggressively scaled (typically around 10-15 nm for sub-22 nm nodes applications). This is a result of the so-called “double gate” field effect, and can be quantified by significant DIBL reduction at small gate lengths (Lg), as the fin width (Wfin) reduces.


For the specific integration of FinFET on Bulk Silicon (Bulk-FinFET), the use of a “ground plane” right underneath the Si Fin has been studied. This ground plane is provided to prevent a potential leakage path between source and drain, in any regions which are low doped and not under direct control of the gate. In conventional Bulk-FinFETs, the ground plane is formed via implantation of a doped layer at an energy sufficiently high to cause the dopants to tunnel through the vertical length of the substrate and form the ground plane in the area of the well. The ground plane formation step is done after isolation features are formed. However, due to multiple factors (e.g., finite gradient of dopant profiles as-implanted, WPE, and backscattering from implantation into the isolation oxide layers), the Si fin can be unintentionally doped. The unintentional doping can degrade electrical performance, manifesting in matching issues (due to Random Dopant Fluctuation) or drive current variations (due to mobility loss from impurity scattering).


Moreover, in the case where this ground plane implant is performed after fin formation, any variation in the actual fin height will translate into a change of dopants position with respect to the top of the Fin. Therefore, the effective (or electrical) fin height of the device varies as well. Worst yet, the ground plane may not be properly formed. The variations in fin height are not only due to variations in process conditions, but also due to loading effects and other pattern dependencies. These variations will impact directly the key figures of merit of the devices (gate capacitance and drive current), directly proportional to the device effective width. As a result of such limitations, manufacturers are also considering utilizing SOI-FinFET device architectures, which eliminate the need for the heavily doped ground plane by simply providing Si fins on top of an insulator.


However, SOI-FinFET devices are not without issues. For example, one significant issue is the inability to provide an adequate backside substrate contact to fix a body voltage for the devices. This can lead to odd device characteristics, such as abrupt increases in current or a history effect which can alter threshold voltages (Vt) over time. Another significant issue is that the cost of an SOI substrate is prohibitive compared to bulk silicon.





BRIEF DESCRIPTION OF THE DRAWINGS

For a more complete understanding of the embodiments and their advantages, reference is now made to the following descriptions, taken in conjunction with the accompanying drawings, in which:



FIG. 1 illustrates a cross-section view of a semiconductor device according to a particular embodiment;



FIGS. 2-4 illustrate various steps in a method for fabricating the semiconductor device of FIG. 1; and



FIGS. 5A-5D illustrate various steps for forming FinFET and planar MOSFET devices on a same substrate in accordance with a particular embodiment.





DETAILED DESCRIPTION

The embodiments are described with reference to the attached figures, wherein like reference numerals are used throughout the figures to designate similar or equivalent elements. The figures are not drawn to scale and they are provided merely to illustrate the embodiments. Several aspects of embodiments are described below with reference to example applications for illustration. It should be understood that numerous specific details, relationships, and methods are set forth. One having ordinary skill in the relevant art, will readily recognize that the invention can be practiced without one or more of the specific details or with other methods. In other instances, well-known structures or operations are not shown in detail to avoid obscuring the embodiments. The present invention is not limited by the illustrated ordering of acts or events, as some acts may occur in different orders and/or concurrently with other acts or events. Furthermore, not all illustrated acts or events are required to implement a methodology in accordance with the present invention.


The various embodiments provide a Bulk-FinFET device architecture that limits or eliminates both the amount of undesired fin doping and effective fin height variations to render the fin substantially undoped. to thereby reduce the degree of variation in threshold voltage arising from random dopant fluctuation in the fins. In particular, the various embodiments provide an integration scheme consisting of, prior to the isolation and fin formation modules, (1) forming the wells and heavily doped layers in a surface of a substrate via implants or other doping techniques; (2) growing an undoped epitaxial layer (epi-layer) on the substrate after forming the heavily doped region; and (3) patterning the epi-layer to define the fins. Thereafter, the fins are then used to form FinFET devices.


The integration scheme described above provides several advantages of SOI-FinFETs, but in a Bulk-FinFET structure. First, a truly undoped fin on a highly doped layer can be formed since no channel implantations are performed subsequent to the formation of the epi-layer. As a result, improvements in electrical characteristics, such as improved matching characteristics and higher mobility from less impurity scattering, are possible.


Second, this integration scheme enables the matching coefficient of Bulk-FinFET to reach ˜1.0-1.2 mV/um, closely matching that reported for undoped SOI-FinFET devices. Further, global uniformity of the electrical performance is improved through a decoupling of the effective (or electrical) fin height from variations in etch and implant processes. Rather, fin height is primarily instead set by the epitaxial film thickness, for which uniformities of 0.1% or better are achievable. For example, for a silicon epi-layer of 30-40 nm, the epi-layer thickness wafer uniformity can be within +/−1 nm (1 sigma), which is much tighter than the uniformity achievable for the physical fin height via the conventional combination of etch processes and implant processes.


Other possible benefits include enhanced threshold voltage (Vth) tuning sensitivity by ground plane concentration change and enhanced body coefficient. Further, since no halo implantation is required and the well/ground well implantation is performed prior to STI, the integration scheme is also expected to reduce Well Proximity Effects.


Now turning to FIG. 1 there is shown a cross-sectional view of an exemplary semiconductor device 10, before the formation of the gate, according to a particular embodiment. Semiconductor device 10 includes a fin structure 14 formed on a semiconducting substrate 12 by a combination of lithographic and etch processes. In the illustrated embodiment, semiconductor device 10 includes a channel region 60 formed in fin structure 14 by way of a substantially undoped semiconductor layer, overlying a heavily doped region 18 and, optionally, a well region 19. Adjacent to fin structure 14 on either side is isolation oxide 16. Semiconductor device 10 can operate at higher speeds and/or with reduced power consumption. As used herein, the term “semiconducting substrate” refers to any type of substrate or supporting layer having one or more layers of semiconducting materials disposed thereon. These can include silicon-on-insulator substrates, bulk silicon substrates, or epi-silicon substrates, to name a few.


As illustrated by FIG. 1 fin structure 14 is formed on semiconducting substrate 12. Substrate 12 in this embodiment represents a substrate of semiconductor material having a heavily doped layer 18 formed therein. Heavily doped layer 18 represents a layer of heavily concentrated doped semiconductor material (5×1018 to 1020 atom/cm3). As shown in FIG. 1, this layer can be configured as an anti-punch through layer (APT).


Fin structure 14 represents a structure formed of semiconductor material on top of semiconducting substrate 12 that extends outward and/or upward from semiconducting substrate 12. In the particular configuration of FIG. 1, the fin structure 14 extends at least through the channel region and preferably through the heavily doped layer 18. In some configurations, the fin structure 14 can further extend through the well layer 19. As noted above, the fin structure 14 is formed preferably by depositing an epi-layer that is substantially undoped (<1017 atoms/cm3) and subsequently patterning to form the fin structure 14. In particular embodiments, the width of fin structure can be between 5 and 50 nm, such as 10 nm.


As noted above, channel region 60 also represents a region of fin structure 14. In particular, channel region 60 is formed from semiconductor material in fin structure 14 by defining a portion of fin structure 14 into which no types of impurities are added. As a result, channel region 60 defines a channel region that is substantially undoped.


Because channel region 60 is formed as a part of fin structure 14 extending from semiconducting substrate 12 and heavily doped layer 18, the gate (not shown) is be formed to abut channel region 60 along multiple boundaries, faces, sides, and/or portions of channel region 60. The gate is formed by first depositing or growing a layer of oxide at these boundaries. Then, preferably, a stack of metal is formed to provide a gate electrode. However, the various embodiments are not limited in this regard and other types of gate electrode materials can also be used.


As noted above, the heavily doped layer 18 (and well region 19) is formed prior to formation of isolation regions. Further, the heavily doped layer 18 can be formed in a variety of ways. In particular embodiments, the heavily doped layer 18 is formed by implanting appropriate species to form one or more heavily doped regions. Similarly, the well region 19 is formed by implanting appropriate species to form one or more well regions. This process is schematically illustrated in FIG. 2. In one exemplary process, the semiconducting substrate 12 is a p-type conductivity substrate. Then, p-type doping materials, such as boron (B), gallium (Ga), indium (In), or any other suitable p-type dopant, can be provided. In one exemplary process, a boron well implant(s) and additional boron implant(s) are provided. The implants can be configured to result in a p-type doping concentration at the surface between 5×1018 to 1×1020 atom/cm3. Depending on the process conditions, additional implants can also be provided to limit the amount of B (or other p-type dopants) allowed to diffuse into the epi-layer during subsequent steps. For example, a Ge amorphization implant and a C+ implant can be utilized to provide a surface layer of substitutional C to reduce or eliminate B diffusion during subsequent processing steps. For another FinFET, n-type doping materials, such as antimony, arsenic, phosphorous, or any other appropriate n-type dopant, can be provided. For example, a phosphorous well implant(s) and an arsenic implant(s) can be provided. The implants can be layered to provide regions of differing dopant concentrations to achieve the electrical characteristics desired. Again, the implants can be selected to provide an n-type doping concentration at the surface between 5×1018 to 1×1020 atom/cm3.


Following the formation of the heavily doped layer 18 and the well region 19, the undoped channel can be formed. FIG. 3 illustrates semiconducting substrate 12 after an epi-layer 13 of undoped semiconductor material has been formed on top of heavily doped layer 18. In a particular embodiment, the epi-layer 13 can be a layer of 30 nm to 40 nm of silicon. Epi-layer 13 will subsequently be used to form fin structure 14. The epi-layer 13 is formed on top of heavily doped layer 18 using any appropriate epitaxial growth techniques to deposit the epi-layer 13. In some embodiments, the semiconducting substrate 12 is a silicon-comprising substrate and the epi-layer 13 is a layer of silicon. In these embodiments, various chemical vapor deposition techniques can be used to form the epi-layer 13. These include ultra-high vacuum CVD, low pressure CVD, and remote plasma CVD, to name a few. However, the various embodiments are not limited in this regard and any other techniques for forming silicon epi-layer are equally applicable.


The present disclosure also contemplates that epi-layer 13 can be formed using other materials compatible with a silicon substrate. For example, epi-layer can be a layer of a silicon germanium alloy, a silicon germanium carbon alloy, a silicon carbon alloy, or a germanium carbon alloy. Further, the present disclosure also contemplates that the composition of the semiconducting substrate 12 and the epi-layer 13 are not limited to Column IV elements. Rather, the methods described herein and devices therefrom can be based on any other types of semiconductor materials without limitation.


Referring now to FIG. 4, this illustrates a fin patterning process that is performed, in particular embodiments, after epi-layer 13 has been formed on top of heavily doped layer 18. A hard mask 40 is applied to appropriate portions of semiconducting substrate 12 to delineate fin structure 14. Mask 40 can comprise silicon oxide, silicon oxide nitride, silicon nitride layer, a combination of these materials, and/or any other appropriate material for protecting portions of epi-layer 13 directly below mask 40 from etching. After mask 40 has been applied, a layer of photoresist is applied on top of mask 40, and semiconducting substrate 12 is then be etched to form fin structure 14. Various processes such as optical lithography, immersion lithography, imprint lithography; direct write e-beam lithography, x-ray lithography, or extreme ultraviolet lithography can be used to define this pattern in the photoresist. An etch process, such as plasma etching, is then used to complete the patterning process to form fin structure 14. Any other etching processes can also be used in the various embodiments. Mask 40 can then be removed or retained for subsequent steps as appropriate based on the particular techniques being utilized.


As noted above, some processes for forming epi-layer 13 can provide variation in uniformity on the order of 0.5% or better. Accordingly, the thickness of the epi-layer 13 across the semiconducting substrate 12 is well-known. Further, selected etch processes can be used that provide high levels of uniformity as well. For example, a dry, plasma etch processes are available that provide 2-5 nm accuracy. Accordingly, the combination of these two levels of uniformity allows the etch process to accurately target an etch process that substantially achieves a desired thickness of the epi-layer 13 for the resulting fin.


Subsequent to etching process that forms the fin structure 14, an dielectric layer 42 is formed over the entire structure as a blanket film. In a particular embodiment, a silicon oxide is deposited using a chemical vapor deposition method at a temperature that is selected to avoid the dopants from heavily doped region 18 from migrating up into the channel 60. Thereafter, an etch process is used to remove a portion of the dielectric layer 42 down to a pre-selected level to define the isolation dielectric 16. Preferably, the etch process is configured to so that the top surface of the resulting isolation dielectric 16 is at or near the top surface of the heavily doped region 18, as illustrated in FIG. 1.


In some embodiments, prior to the etching of dielectric layer 42, a planarization etch or polish process can be performed as a first step so that the dielectric layer 42 can be removed to the level of the top surface of fin structure 14. Examples of suitable polish processes include chemical mechanical polishing or mechanical polishing. Then the etch can proceed through the vertical length of the fin structure 14 so that as a result, at least the undoped portion (channel 60) of the fin structure 14 is exposed, yielding an exposed fin structure 15, and the remainder of the fin structure 14 is surrounded by the isolation dielectric 16. After the dielectric 42 is etched, resulting in the exposure of channel 60, the gate structure can be formed (not shown) so that the gate materials (e.g., gate dielectric and gate electrode) wraps around the exposed surfaces of fin structure 14 (i.e., around exposed fin structure 15).


The result of this process is that the electrical height of the exposed fin structure 15 (i.e., the height of channel 60, represented by Hfin_eff) and the actual height of the exposed fin structure 15 are the same or substantially the same. As a result of the process described above, the portion of the exposed fin structure 15 associated with heavily doped layer 18 is relatively small. As a result, all undoped regions of channel 60 are under direct control of the gate structure subsequently formed. Further, even if some portions of heavily doped layer 18 are under control of the gate structure subsequently formed, the high doping therein will prevent this portion of fin structure 14 from significantly affecting operation of device 10.


The present disclosure also contemplates that the methodology described above can be utilized to allow planar CMOS and FinFET devices to be concurrently formed on the same substrate. Specifically, the methodology described above can be useful for integrating deeply depleted channel (DDC) transistor devices with FinFET devices. DDC transistor devices are amenable to the process flow described above, as they also use a substantially undoped layer for the channel formed on top of one or more highly doped layers.


DDC transistors are formed, for example, by forming a well for the CMOS devices by implanting dopants into a substrate to form a heavily doped screen layer (5×1018 to 1×1020 atoms/cm3). This can be followed by an undoped or slightly doped (collectively “substantially undoped”) blanket epitaxial layer (<5×1017) deposited over the screen layer, extending across multiple die and transistor die blocks. Such a blanket epitaxial layer should be formed so as to reduce upward migration of scattered dopants emplaced during the well implant. In some configurations, lightly doped threshold voltage (Vth) adjustment layers (between 5×1017 and 2×1019 atoms/cm3) can also be formed in or adjacent to the screen layer in order to allow finer adjustment of threshold voltage and control against unwanted leakage current. Preferably, conventional threshold voltage setting methods by way of channel implants or halo implants are not used in the fabrication of DDC transistors. However, other various embodiments exist.


Details regarding exemplary DDC transistor structures are more completely described in U.S. patent application Ser. No. 12/708,497 titled “ELECTRONIC DEVICES AND SYSTEMS, AND METHODS FOR MAKING AND USING THE SAME” and filed Feb. 18, 2010, U.S. patent application Ser. No. 12/971,884 titled “LOW POWER SEMICONDUCTOR TRANSISTOR STRUCTURE AND METHOD OF FABRICATION THEREOF” and filed Dec. 17, 2010, U.S. patent application Ser. No. 12/971,955 titled “TRANSISTOR WITH THRESHOLD VOLTAGE SET NOTCH AND METHOD OF FABRICATION THEREOF” and filed Dec. 17, 2010, U.S. patent application Ser. No. 12/895,785 titled “ADVANCED TRANSISTORS WITH THRESHOLD VOLTAGE SET DOPANT STRUCTURES” and filed Sep. 30, 2010, the disclosures of which are hereby incorporated by reference in their entirety, and U.S. patent application Ser. No. 12/895,813 titled “ADVANCED TRANSISTORS WITH PUNCH THROUGH SUPPRESSION” and filed Sep. 30, 2010.


Referring now to FIG. 5A, the process can first begin with formation of a heavily doped layer region 518 at the surface of semiconducting substrate 512. Optionally, a well region (not shown) can also be formed, as previously described. The heavily doped layer region 518 is for the to-be-formed FinFET device and for the to-be-formed DDC device. Although the doping concentration in the heavily doped region 518 can be selected for purposes of providing an adequate body for a FinFET, the doping concentration can also be selected for a CMOS device, such as a DDC device. For example, in the case of a DDC device, the heavily doped region 518 can be configured to provide a highly doped screening layer (“SCREEN” in FIGS. 5A-5D) and the Vth adjustment layer (“VT” in FIGS. 5A-5D) for the DDC device. The dopant levels and materials for the heavily doped layer region 518 are selected for each device, and may be the same or may differ. If the dopant levels and/or materials differ, then masking steps are used to block off areas for differential doping.


The substantially undoped epi-layer 513 can then be formed, as shown in FIG. 5B. The epi-layer 513 can be formed in substantially the same manner as previously described. Thereafter, the epi-layer 513 can be pattered, using lithography and etch steps, to simultaneously form structures 514 and 554, as shown in FIG. 5C. In the embodiment illustrated in FIG. 5C, structure 514 is a fin structure while structure 554 is a device island or an active area structure or region for forming planar devices thereon. In FIG. 5C, the well implants are not shown for ease of illustration. It is worth noting that the etching of the epi-layer 513 can also be utilized to define isolation features between the structures 514 and 554. Thus, the etch process can be configured so as to etch specific regions of the epi-layer 513, the underlying portions of the heavily doped region 518, and portions of semiconducting substrate 512.


Next, a dielectric 542 is deposited to cover over all of the etched portions. This can be performed, preferably, using chemical vapor deposition in a process that is below the maximum temperature to avoid dopants migrating up into the substantially undoped epi-layer 513. Then, the dielectric 542 is etched back to a desired depth to work as isolations for both the FinFET and the planar device to yield isolation dielectric 516. As a result of the etch of dielectric 542, the dielectric isolation 516 will be at a depth defining the bottom of an exposed fin structure 515, to be used to define a FinFET device(s), and will be aligned with an upper surface of the active area region 554 to provide isolation for the planar device(s) formed thereon.


Additional processing can then be performed to form the planar and FinFET devices, as also shown in FIG. 5D. In particular, gate dielectric 530 is formed on the exposed sides of exposed fin structure 515. A gate dielectric 560 is also formed on the upper surface of the active area regions 554. The gate dielectrics 530 and 560 can be the same or different and can be formed using the same or different processes. Preferably, gate dielectrics 530 and 560 are both formed using a thermal oxidation process in a furnace, using a temperature suitable to avoid dopants from migrating up into the substantially undoped channel areas. Gate electrodes 532 and 562 for each device are then preferably formed from metal using a physical vapor deposition process. Materials can include TiN, Al alloys, W and other materials or combinations thereof to achieve a desired work function. For the planar device, gate electrode can be formed using a gate-first approach or gate-last approach. Additionally, source and drain regions 570 are formed for the planar device(s). In a particular embodiment, these regions can be formed via implants into the active area region 554. Such a process can include formation of spacer features 572 in the active area region 554, for source/drain extension implants.


The present disclosure also contemplates that additional process steps can be provided for the planar CMOS devices. For example, the channel region for the planar CMOS devices can require a higher doping concentration than the FinFET devices and therefore, additional doping steps would be used. In still another example, selective etching of the active area structure 554 can be performed prior to the formation of gate dielectric 560 and gate electrode 562 to reduce the thickness of the epi-layer for the planar CMOS devices.


The present disclosure also contemplates that following formation of the structure of FIG. 5C, the process flow can proceed in a bifurcated manner. That is, many or all of the processing steps for the different device types can be performed separately. This can be accomplished via the use of masking layers to prevent process steps from being performed on certain devices. For example, masking layers can be utilized to allow different processes and materials for the gate dielectric, the gate electrode, and device implants, to name a few. However, the various embodiments are not limited in this regard and any other processes for the different devices can also be bifurcated.


While various embodiments have been described above, it should be understood that they have been presented by way of example only, and not limitation. Numerous changes to the disclosed embodiments can be made in accordance with the disclosure herein without departing from the spirit or scope of the embodiments. Thus, the breadth and scope of the present invention should not be limited by any of the above described embodiments. Rather, the scope of the invention should be defined in accordance with the following claims and their equivalents.


Although the embodiments have been illustrated and described with respect to one or more implementations, equivalent alterations and modifications will occur to others skilled in the art upon the reading and understanding of this specification and the annexed drawings. In addition, while a particular feature of an embodiment may have been disclosed with respect to only one of several implementations, such feature may be combined with one or more other features of the other implementations as may be desired and advantageous for any given or particular application.


The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. Furthermore, to the extent that the terms “including”, “includes”, “having”, “has”, “with”, or variants thereof are used in either the detailed description and/or the claims, such terms are intended to be inclusive in a manner similar to the term “comprising.”


Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.

Claims
  • 1. A method of fabricating semiconductor devices, comprising: providing a silicon substrate;forming a heavily doped region at a surface of the silicon substrate in at least one area of the silicon substrate, the heavily doped region comprising at least one heavily doped layer, the at least one heavily doped layer having a doping concentration greater than a doping concentration of the silicon substrate and of a first conductivity type;forming an additional layer on the silicon substrate, the additional layer comprising a substantially undoped epitaxial silicon layer;applying a first removal process to the silicon substrate to define at least one unetched portion and at least one etched portion in the at least one area, the at least one unetched portion defining at least one fin structure, and the at least one etched portion extending through at least the thickness of the additional layer and into the heavily doped layer;forming a dielectric in the at least one etched portion with a thickness selected so that the additional layer in the at least one fin structure remains exposed; andforming a gate that wraps around the exposed surfaces of the at least one fin structure,wherein forming the heavily doped region comprises providing additional implants to provide a surface layer at the interface between the heavily doped region and the additional layer to prevent diffusion of dopants from the heavily doped region to the additional layer.
  • 2. The method of claim 1, further comprising: prior to applying the first removal process, providing a stop layer on the additional layer in a pattern corresponding to the at least one fin structure; andsubsequent to applying the first removal process, depositing a blanket dielectric film on the silicon substrate, andwherein the forming of the dielectric comprises applying a planarization process to the semiconductor substrate so that a planarized surface of the blanket dielectric film coincides substantially with the stop layer and applying a second removal process to the semiconducting substrate that preferentially removes the blanket dielectric film over other materials.
  • 3. The method of claim 1, wherein forming the heavily doped region comprises implanting at least one species for providing dopant atoms of the first conductivity type to a concentration of about 5×1018 to 1×1020 atoms/cm3.
  • 4. The method of claim 1, wherein the silicon substrate comprises one of a bulk silicon substrate, an epi substrate, or a silicon-on-insulator substrate.
  • 5. A method of fabricating semiconductor devices, comprising: providing a silicon substrate;forming a heavily doped region at a surface of the silicon substrate in at least one area of the silicon substrate using ion implantation, the heavily doped region comprising at least one heavily doped layer, the at least one heavily doped layer having a doping concentration greater than a doping concentration of the semiconducting substrate and of a first conductivity type;forming an additional layer of semiconductor material on the silicon substrate, the additional layer comprising a substantially undoped silicon-comprising epitaxial layer;applying a first removal process to the silicon substrate to define at least one unetched portion and at least one etched portion in the at least one area, the at least one unetched portion defining at least one fin structure, and the at least one etched portion extending through at least a portion of the heavily doped region;disposing at least one dielectric layer in the at least one etched portion, the thickness of the at least one dielectric layer selected to so that the upper surface of the at least one dielectric layer abuts the heavily doped region; andforming a gate in the at least fin structure to provide at least one FinFET device,wherein forming the heavily doped region comprises providing additional implants to provide a surface layer at the interface between the heavily doped region and the additional lam to prevent diffusion of dopants from the heavily doped region to the additional layer.
  • 6. The method of claim 5, further comprising: prior to applying the first removal process, providing a stop layer on the additional layer in a pattern corresponding to the at least one fin structure; andsubsequent to applying the first removal process, depositing at least one blanket dielectric film on the silicon substrate, andwherein the disposing further comprises applying a planarization process to the silicon substrate so that a planarized surface of the at least one blanket dielectric film coincides substantially with the stop layer and applying a second removal process to the silicon substrate that preferentially removes a portion of the at least one blanket dielectric film over other materials to yield the at least one dielectric layer.
  • 7. The method of claim 5, wherein forming the heavily doped region comprises implanting at least one species for providing dopant atoms of the first conductivity type.
  • 8. The method of claim 5, wherein the silicon substrate comprises one of a bulk silicon substrate, an epi substrate, or a silicon-on-insulator substrate.
  • 9. The method of claim 5, wherein substantially undoped silicon-comprising epitaxial layer comprises a substantially undoped silicon-comprising epitaxial layer.
  • 10. A method of fabricating semiconductor devices, comprising: providing a silicon substrate;forming a heavily doped region at a surface of the silicon substrate in at least one area of the semiconducting substrate using ion implantation, the heavily doped region comprising at least one heavily doped layer, the at least one heavily doped layer having a doping concentration greater than a doping concentration of the semiconducting silicon substrate and of a first conductivity type;forming an additional layer of semiconductor material on the silicon substrate, the additional layer comprising a substantially undoped epitaxial silicon layer;applying a first removal process to the silicon substrate to define at least one first unetched portion, at least one second unetched portion, and at least one etched portion in the at least one area, the at least one first unetched portion defining at least one fin structure, the at least one second unetched portion defining at least one planar active area, and the at least one etched portion extending through at least through a portion of the heavily doped layer;forming at least one dielectric layer in the at least one etched portion so that an upper surface of the at least one dielectric layer abuts the heavily doped region in the at least one fin structure and abuts an upper surface of the additional layer in the at least one planar active area; andforming a gate in the at least one fin structure to provide at least one FinFET device; and forming a gate in the at least one planar active region to provide at least one planar MOSFET device,wherein forming the heavily doped region comprises providing additional implants to provide a surface layer at the interface between the heavily doped region and the additional layer to prevent diffusion of dopants from the heavily doped region to the additional layer.
  • 11. The method of claim 10, wherein the at least one etched portion extends through the heavily doped region.
  • 12. The method of claim 10, further comprising: prior to applying the first removal process, providing a stop layer on the additional layer in a pattern corresponding to the at least one fin structure and the at least one planar active area;subsequent to applying the first removal process, depositing at least one blanket dielectric film on the silicon substrate; andwherein the disposing comprises applying a planarization process to the silicon substrate so that a planarized surface of the at least one blanket dielectric film coincides substantially with the stop layer, forming a masking layer over the at least planar active area and adjoining portions of the planarized surface, and applying a second removal process to the silicon substrate that preferentially removes a portion of the at least one blanket dielectric film over other materials to yield the at least one dielectric layer.
  • 13. The method of claim 10, wherein forming the heavily doped region comprises implanting at least one species for providing dopant atoms of the first conductivity type.
  • 14. The method of claim 10, wherein forming the heavily doped region comprises implanting at least one species for providing at least one threshold voltage adjustment layer for the at least one planar MOSFET device.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation, under 35 U.S.C. 111, and claims priority to International Patent Application No. PCT/US2012/049531, filed Aug. 3, 2012 and entitled SEMICONDUCTOR DEVICES HAVING FIN STRUCTURES AND FABRICATION METHODS THEREOF, which claims priority to U.S. Provisional Patent Application No. 61/515,452, filed Aug. 5, 2011 and SEMICONDUCTOR DEVICES HAVING FIN STRUCTURES AND FABRICATION METHODS THEREOF, both of which are herein incorporated by reference in their entirety.

US Referenced Citations (507)
Number Name Date Kind
3958266 Athanas May 1976 A
4000504 Berger Dec 1976 A
4021835 Etoh et al. May 1977 A
4242691 Kotani et al. Dec 1980 A
4276095 Beilstein, Jr. et al. Jun 1981 A
4315781 Henderson Feb 1982 A
4518926 Swanson May 1985 A
4559091 Allen et al. Dec 1985 A
4578128 Mundt et al. Mar 1986 A
4617066 Vasudev Oct 1986 A
4662061 Malhi May 1987 A
4761384 Neppl et al. Aug 1988 A
4780748 Cunningham et al. Oct 1988 A
4819043 Yazawa et al. Apr 1989 A
4885477 Bird et al. Dec 1989 A
4908681 Nishida et al. Mar 1990 A
4945254 Robbins Jul 1990 A
4956311 Liou et al. Sep 1990 A
5034337 Mosher et al. Jul 1991 A
5144378 Hikosaka Sep 1992 A
5156989 Williams et al. Oct 1992 A
5156990 Mitchell Oct 1992 A
5166765 Lee et al. Nov 1992 A
5208473 Komori et al. May 1993 A
5294821 Iwamatsu Mar 1994 A
5298763 Shen et al. Mar 1994 A
5369288 Usuki Nov 1994 A
5373186 Schubert et al. Dec 1994 A
5384476 Nishizawa et al. Jan 1995 A
5426328 Yilmaz et al. Jun 1995 A
5444008 Han et al. Aug 1995 A
5552332 Tseng et al. Sep 1996 A
5559368 Hu et al. Sep 1996 A
5608253 Liu et al. Mar 1997 A
5622880 Burr et al. Apr 1997 A
5624863 Helm et al. Apr 1997 A
5625568 Edwards et al. Apr 1997 A
5641980 Yamaguchi et al. Jun 1997 A
5663583 Matloubian et al. Sep 1997 A
5712501 Davies et al. Jan 1998 A
5719422 Burr et al. Feb 1998 A
5726488 Watanabe et al. Mar 1998 A
5726562 Mizuno Mar 1998 A
5731626 Eaglesham et al. Mar 1998 A
5736419 Naem Apr 1998 A
5753555 Hada May 1998 A
5754826 Gamal et al. May 1998 A
5756365 Kakumu May 1998 A
5763921 Okumura et al. Jun 1998 A
5780899 Hu et al. Jul 1998 A
5847419 Imai et al. Dec 1998 A
5856003 Chiu Jan 1999 A
5861334 Rho Jan 1999 A
5877049 Liu et al. Mar 1999 A
5885876 Dennen Mar 1999 A
5889315 Farrenkopf et al. Mar 1999 A
5895954 Yasumura et al. Apr 1999 A
5899714 Farrenkopf et al. May 1999 A
5918129 Fulford, Jr. et al. Jun 1999 A
5923067 Voldman Jul 1999 A
5923987 Burr Jul 1999 A
5936868 Hall Aug 1999 A
5946214 Heavlin et al. Aug 1999 A
5985705 Seliskar Nov 1999 A
5989963 Luning et al. Nov 1999 A
6001695 Wu Dec 1999 A
6020227 Bulucea Feb 2000 A
6043139 Eaglesham et al. Mar 2000 A
6060345 Hause et al. May 2000 A
6060364 Maszara et al. May 2000 A
6066533 Yu May 2000 A
6072217 Burr Jun 2000 A
6087210 Sohn Jul 2000 A
6087691 Hamamoto Jul 2000 A
6088518 Hsu Jul 2000 A
6091286 Blauschild Jul 2000 A
6096611 Wu Aug 2000 A
6103562 Son et al. Aug 2000 A
6121153 Kikkawa Sep 2000 A
6147383 Kuroda Nov 2000 A
6153920 Gossmann et al. Nov 2000 A
6157073 Lehongres Dec 2000 A
6175582 Naito et al. Jan 2001 B1
6184112 Maszara et al. Feb 2001 B1
6190979 Radens et al. Feb 2001 B1
6194259 Nayak et al. Feb 2001 B1
6198157 Ishida et al. Mar 2001 B1
6218892 Soumyanath et al. Apr 2001 B1
6218895 De et al. Apr 2001 B1
6221724 Yu et al. Apr 2001 B1
6229188 Aoki et al. May 2001 B1
6232164 Tsai et al. May 2001 B1
6235597 Miles May 2001 B1
6245618 An et al. Jun 2001 B1
6268640 Park et al. Jul 2001 B1
6271070 Kotani et al. Aug 2001 B2
6271551 Schmitz et al. Aug 2001 B1
6288429 Iwata et al. Sep 2001 B1
6297132 Zhang et al. Oct 2001 B1
6300177 Sundaresan et al. Oct 2001 B1
6313489 Letavic et al. Nov 2001 B1
6319799 Ouyang et al. Nov 2001 B1
6320222 Forbes et al. Nov 2001 B1
6323525 Noguchi et al. Nov 2001 B1
6326666 Bernstein et al. Dec 2001 B1
6335233 Cho et al. Jan 2002 B1
6358806 Puchner Mar 2002 B1
6380019 Yu et al. Apr 2002 B1
6391752 Colinge et al. May 2002 B1
6426260 Hshieh Jul 2002 B1
6426279 Huster et al. Jul 2002 B1
6432754 Assaderaghi et al. Aug 2002 B1
6444550 Hao et al. Sep 2002 B1
6444551 Ku et al. Sep 2002 B1
6449749 Stine Sep 2002 B1
6461920 Shirahata Oct 2002 B1
6461928 Rodder Oct 2002 B2
6472278 Marshall et al. Oct 2002 B1
6482714 Hieda et al. Nov 2002 B1
6489224 Burr Dec 2002 B1
6492232 Tang et al. Dec 2002 B1
6500739 Wang et al. Dec 2002 B1
6503801 Rouse et al. Jan 2003 B1
6503805 Wang et al. Jan 2003 B2
6506640 Ishida et al. Jan 2003 B1
6518623 Oda et al. Feb 2003 B1
6521470 Lin et al. Feb 2003 B1
6534373 Yu Mar 2003 B1
6541328 Whang et al. Apr 2003 B2
6541829 Nishinohara et al. Apr 2003 B2
6548842 Bulucea et al. Apr 2003 B1
6551885 Yu Apr 2003 B1
6552377 Yu Apr 2003 B1
6573129 Hoke et al. Jun 2003 B2
6576535 Drobny et al. Jun 2003 B2
6600200 Lustig et al. Jul 2003 B1
6620671 Wang et al. Sep 2003 B1
6624488 Kim Sep 2003 B1
6627473 Oikawa et al. Sep 2003 B1
6630710 Augusto Oct 2003 B1
6660605 Liu Dec 2003 B1
6662350 Fried et al. Dec 2003 B2
6667200 Sohn et al. Dec 2003 B2
6670260 Yu et al. Dec 2003 B1
6693333 Yu Feb 2004 B1
6730568 Sohn May 2004 B2
6737724 Hieda et al. May 2004 B2
6743291 Ang et al. Jun 2004 B2
6743684 Liu Jun 2004 B2
6751519 Satya et al. Jun 2004 B1
6753230 Sohn et al. Jun 2004 B2
6760900 Rategh et al. Jul 2004 B2
6770944 Nishinohara et al. Aug 2004 B2
6787424 Yu Sep 2004 B1
6797553 Adkisson et al. Sep 2004 B2
6797602 Kluth et al. Sep 2004 B1
6797994 Hoke et al. Sep 2004 B1
6808004 Kamm et al. Oct 2004 B2
6808994 Wang Oct 2004 B1
6813750 Usami et al. Nov 2004 B2
6821825 Todd et al. Nov 2004 B2
6821852 Rhodes Nov 2004 B2
6822297 Nandakumar et al. Nov 2004 B2
6831292 Currie et al. Dec 2004 B2
6835639 Rotondaro et al. Dec 2004 B2
6852602 Kanzawa et al. Feb 2005 B2
6852603 Chakravarthi et al. Feb 2005 B2
6881641 Wieczorek et al. Apr 2005 B2
6881987 Sohn Apr 2005 B2
6891439 Jaehne et al. May 2005 B2
6893947 Martinez et al. May 2005 B2
6900519 Cantell et al. May 2005 B2
6901564 Stine et al. May 2005 B2
6916698 Mocuta et al. Jul 2005 B2
6917237 Tschanz et al. Jul 2005 B1
6927463 Iwata et al. Aug 2005 B2
6928128 Sidiropoulos Aug 2005 B1
6930007 Bu et al. Aug 2005 B2
6930360 Yamauchi et al. Aug 2005 B2
6957163 Ando Oct 2005 B2
6963090 Passlack et al. Nov 2005 B2
6995397 Yamashita et al. Feb 2006 B2
7002214 Boyd et al. Feb 2006 B1
7008836 Algotsson et al. Mar 2006 B2
7013359 Li Mar 2006 B1
7015546 Herr et al. Mar 2006 B2
7015741 Tschanz et al. Mar 2006 B2
7022559 Barnak et al. Apr 2006 B2
7036098 Eleyan et al. Apr 2006 B2
7038258 Liu et al. May 2006 B2
7039881 Regan May 2006 B2
7045456 Murto et al. May 2006 B2
7057216 Ouyang et al. Jun 2006 B2
7061058 Chakravarthi et al. Jun 2006 B2
7064039 Liu Jun 2006 B2
7064399 Babcock et al. Jun 2006 B2
7071103 Chan et al. Jul 2006 B2
7078325 Curello et al. Jul 2006 B2
7078776 Nishinohara et al. Jul 2006 B2
7089513 Bard et al. Aug 2006 B2
7089515 Hanafi et al. Aug 2006 B2
7091093 Noda et al. Aug 2006 B1
7105399 Dakshina-Murthy et al. Sep 2006 B1
7109099 Tan et al. Sep 2006 B2
7119381 Passlack Oct 2006 B2
7122411 Mouli Oct 2006 B2
7127687 Signore Oct 2006 B1
7132323 Haensch et al. Nov 2006 B2
7169675 Tan et al. Jan 2007 B2
7170120 Datta et al. Jan 2007 B2
7176137 Perng et al. Feb 2007 B2
7186598 Yamauchi et al. Mar 2007 B2
7189627 Wu et al. Mar 2007 B2
7199430 Babcock et al. Apr 2007 B2
7202517 Dixit et al. Apr 2007 B2
7208354 Bauer Apr 2007 B2
7211871 Cho May 2007 B2
7221021 Wu et al. May 2007 B2
7223646 Miyashita et al. May 2007 B2
7226833 White et al. Jun 2007 B2
7226843 Weber et al. Jun 2007 B2
7230680 Fujisawa et al. Jun 2007 B2
7235822 Li Jun 2007 B2
7256639 Koniaris et al. Aug 2007 B1
7259428 Inaba Aug 2007 B2
7260562 Czajkowski et al. Aug 2007 B2
7294877 Rueckes et al. Nov 2007 B2
7297994 Wieczorek et al. Nov 2007 B2
7301208 Handa et al. Nov 2007 B2
7304350 Misaki Dec 2007 B2
7307471 Gammie et al. Dec 2007 B2
7312500 Miyashita et al. Dec 2007 B2
7323754 Ema et al. Jan 2008 B2
7332439 Lindert et al. Feb 2008 B2
7348629 Chu et al. Mar 2008 B2
7354833 Liaw Apr 2008 B2
7380225 Joshi et al. May 2008 B2
7398497 Sato et al. Jul 2008 B2
7402207 Besser et al. Jul 2008 B1
7402872 Murthy et al. Jul 2008 B2
7416605 Zollner et al. Aug 2008 B2
7427788 Li et al. Sep 2008 B2
7442971 Wirbeleit et al. Oct 2008 B2
7449733 Inaba et al. Nov 2008 B2
7462908 Bol et al. Dec 2008 B2
7469164 Du-Nour Dec 2008 B2
7470593 Rouh et al. Dec 2008 B2
7485536 Jin et al. Feb 2009 B2
7487474 Ciplickas et al. Feb 2009 B2
7491988 Tolchinsky et al. Feb 2009 B2
7494861 Chu et al. Feb 2009 B2
7496862 Chang et al. Feb 2009 B2
7496867 Turner et al. Feb 2009 B2
7498637 Yamaoka et al. Mar 2009 B2
7501324 Babcock et al. Mar 2009 B2
7503020 Allen et al. Mar 2009 B2
7507999 Kusumoto et al. Mar 2009 B2
7514766 Yoshida Apr 2009 B2
7521323 Surdeanu et al. Apr 2009 B2
7531393 Doyle et al. May 2009 B2
7531836 Liu et al. May 2009 B2
7538364 Twynam May 2009 B2
7538412 Schulze et al. May 2009 B2
7562233 Sheng et al. Jul 2009 B1
7564105 Chi et al. Jul 2009 B2
7566600 Mouli Jul 2009 B2
7569456 Ko et al. Aug 2009 B2
7586322 Xu et al. Sep 2009 B1
7592241 Takao Sep 2009 B2
7595243 Bulucea et al. Sep 2009 B1
7598142 Ranade et al. Oct 2009 B2
7605041 Ema et al. Oct 2009 B2
7605060 Meunier-Beillard et al. Oct 2009 B2
7605429 Bernstein et al. Oct 2009 B2
7608496 Chu Oct 2009 B2
7615802 Elpelt et al. Nov 2009 B2
7622341 Chudzik et al. Nov 2009 B2
7638380 Pearce Dec 2009 B2
7642140 Bae et al. Jan 2010 B2
7644377 Saxe et al. Jan 2010 B1
7645665 Kubo et al. Jan 2010 B2
7651920 Siprak Jan 2010 B2
7655523 Babcock et al. Feb 2010 B2
7673273 Madurawe et al. Mar 2010 B2
7675126 Cho Mar 2010 B2
7675317 Perisetty Mar 2010 B2
7678638 Chu et al. Mar 2010 B2
7681628 Joshi et al. Mar 2010 B2
7682887 Dokumaci et al. Mar 2010 B2
7683442 Burr et al. Mar 2010 B1
7696000 Liu et al. Apr 2010 B2
7704822 Jeong Apr 2010 B2
7704844 Zhu et al. Apr 2010 B2
7709828 Braithwaite et al. May 2010 B2
7723750 Zhu et al. May 2010 B2
7737472 Kondo et al. Jun 2010 B2
7741138 Cho Jun 2010 B2
7741200 Cho et al. Jun 2010 B2
7745270 Shah et al. Jun 2010 B2
7750374 Capasso et al. Jul 2010 B2
7750381 Hokazono et al. Jul 2010 B2
7750405 Nowak Jul 2010 B2
7750682 Bernstein et al. Jul 2010 B2
7755144 Li et al. Jul 2010 B2
7755146 Helm et al. Jul 2010 B2
7759206 Luo et al. Jul 2010 B2
7759714 Itoh et al. Jul 2010 B2
7761820 Berger et al. Jul 2010 B2
7795677 Bangsaruntip et al. Sep 2010 B2
7808045 Kawahara et al. Oct 2010 B2
7808410 Kim et al. Oct 2010 B2
7811873 Mochizuki Oct 2010 B2
7811881 Cheng et al. Oct 2010 B2
7818702 Mandelman et al. Oct 2010 B2
7821066 Lebby et al. Oct 2010 B2
7829402 Matocha et al. Nov 2010 B2
7831873 Trimberger et al. Nov 2010 B1
7846822 Seebauer et al. Dec 2010 B2
7855118 Hoentschel et al. Dec 2010 B2
7859013 Chen et al. Dec 2010 B2
7863163 Bauer Jan 2011 B2
7867835 Lee et al. Jan 2011 B2
7883977 Babcock et al. Feb 2011 B2
7888205 Herner et al. Feb 2011 B2
7888747 Hokazono Feb 2011 B2
7895546 Lahner et al. Feb 2011 B2
7897495 Ye et al. Mar 2011 B2
7906413 Cardone et al. Mar 2011 B2
7906813 Kato Mar 2011 B2
7910419 Fenouillet-Beranger et al. Mar 2011 B2
7919791 Flynn et al. Apr 2011 B2
7926018 Moroz et al. Apr 2011 B2
7935984 Nakano May 2011 B2
7941776 Majumder et al. May 2011 B2
7945800 Gomm et al. May 2011 B2
7948008 Liu et al. May 2011 B2
7952147 Ueno et al. May 2011 B2
7960232 King et al. Jun 2011 B2
7960238 Kohli et al. Jun 2011 B2
7968400 Cai Jun 2011 B2
7968411 Williford Jun 2011 B2
7968440 Seebauer Jun 2011 B2
7968459 Bedell et al. Jun 2011 B2
7989900 Haensch et al. Aug 2011 B2
7994573 Pan Aug 2011 B2
8004024 Furukawa et al. Aug 2011 B2
8012827 Yu et al. Sep 2011 B2
8029620 Kim et al. Oct 2011 B2
8039332 Bernard et al. Oct 2011 B2
8046598 Lee Oct 2011 B2
8048791 Hargrove et al. Nov 2011 B2
8048810 Tsai et al. Nov 2011 B2
8051340 Cranford, Jr. et al. Nov 2011 B2
8053340 Colombeau et al. Nov 2011 B2
8063466 Kurita Nov 2011 B2
8067279 Sadra et al. Nov 2011 B2
8067280 Wang et al. Nov 2011 B2
8067302 Li Nov 2011 B2
8076719 Zeng et al. Dec 2011 B2
8097529 Krull et al. Jan 2012 B2
8103983 Agarwal et al. Jan 2012 B2
8105891 Yeh et al. Jan 2012 B2
8106424 Schruefer Jan 2012 B2
8106481 Rao Jan 2012 B2
8110487 Griebenow et al. Feb 2012 B2
8114761 Mandrekar et al. Feb 2012 B2
8119482 Bhalla et al. Feb 2012 B2
8120069 Hynecek Feb 2012 B2
8129246 Babcock et al. Mar 2012 B2
8129797 Chen et al. Mar 2012 B2
8134159 Hokazono Mar 2012 B2
8143120 Kerr et al. Mar 2012 B2
8143124 Challa et al. Mar 2012 B2
8143678 Kim et al. Mar 2012 B2
8148774 Mori et al. Apr 2012 B2
8163619 Yang et al. Apr 2012 B2
8169002 Chang et al. May 2012 B2
8170857 Joshi et al. May 2012 B2
8173499 Chung et al. May 2012 B2
8173502 Yan et al. May 2012 B2
8176461 Trimberger May 2012 B1
8178430 Kim et al. May 2012 B2
8179530 Levy et al. May 2012 B2
8183096 Wirbeleit May 2012 B2
8183107 Mathur et al. May 2012 B2
8185865 Gupta et al. May 2012 B2
8187959 Pawlak et al. May 2012 B2
8188542 Yoo et al. May 2012 B2
8196545 Kurosawa Jun 2012 B2
8201122 Dewey, III et al. Jun 2012 B2
8214190 Joshi et al. Jul 2012 B2
8217423 Liu et al. Jul 2012 B2
8225255 Ouyang et al. Jul 2012 B2
8227307 Chen et al. Jul 2012 B2
8236661 Dennard et al. Aug 2012 B2
8239803 Kobayashi Aug 2012 B2
8247300 Babcock et al. Aug 2012 B2
8255843 Chen et al. Aug 2012 B2
8258026 Bulucea Sep 2012 B2
8266567 El Yahyaoui et al. Sep 2012 B2
8286180 Foo Oct 2012 B2
8288798 Passlack Oct 2012 B2
8299562 Li et al. Oct 2012 B2
8324059 Guo et al. Dec 2012 B2
20010014495 Yu Aug 2001 A1
20020033511 Babcock et al. Mar 2002 A1
20020042184 Nandakumar et al. Apr 2002 A1
20030006415 Yokogawa et al. Jan 2003 A1
20030047763 Hieda et al. Mar 2003 A1
20030122203 Nishinohara et al. Jul 2003 A1
20030173626 Burr Sep 2003 A1
20030183856 Wieczorek et al. Oct 2003 A1
20030215992 Sohn et al. Nov 2003 A1
20040053457 Sohn Mar 2004 A1
20040075118 Heinemann et al. Apr 2004 A1
20040075143 Bae et al. Apr 2004 A1
20040084731 Matsuda et al. May 2004 A1
20040087090 Grudowski et al. May 2004 A1
20040126947 Sohn Jul 2004 A1
20040175893 Vatus et al. Sep 2004 A1
20040180488 Lee Sep 2004 A1
20050056877 Rueckes et al. Mar 2005 A1
20050106824 Alberto et al. May 2005 A1
20050116282 Pattanayak et al. Jun 2005 A1
20050250289 Babcock et al. Nov 2005 A1
20050280075 Ema et al. Dec 2005 A1
20060017100 Bol et al. Jan 2006 A1
20060022270 Boyd et al. Feb 2006 A1
20060049464 Rao Mar 2006 A1
20060068555 Zhu et al. Mar 2006 A1
20060068586 Pain Mar 2006 A1
20060071278 Takao Apr 2006 A1
20060091481 Li et al. May 2006 A1
20060154428 Dokumaci Jul 2006 A1
20060157794 Doyle et al. Jul 2006 A1
20060197158 Babcock et al. Sep 2006 A1
20060203581 Joshi et al. Sep 2006 A1
20060220114 Miyashita et al. Oct 2006 A1
20060223248 Venugopal et al. Oct 2006 A1
20070004107 Lee et al. Jan 2007 A1
20070040222 Van Camp et al. Feb 2007 A1
20070117326 Tan et al. May 2007 A1
20070158790 Rao Jul 2007 A1
20070212861 Chidambarrao et al. Sep 2007 A1
20070238253 Tucker Oct 2007 A1
20080001171 Tezuka et al. Jan 2008 A1
20080067589 Ito et al. Mar 2008 A1
20080108208 Arevalo et al. May 2008 A1
20080138953 Challa et al. Jun 2008 A1
20080169493 Lee et al. Jul 2008 A1
20080169516 Chung Jul 2008 A1
20080197439 Goerlach et al. Aug 2008 A1
20080227250 Ranade et al. Sep 2008 A1
20080237661 Ranade et al. Oct 2008 A1
20080258198 Bojarczuk et al. Oct 2008 A1
20080272409 Sonkusale et al. Nov 2008 A1
20090003105 Itoh et al. Jan 2009 A1
20090057746 Sugll et al. Mar 2009 A1
20090057762 Bangsaruntip et al. Mar 2009 A1
20090108350 Cai et al. Apr 2009 A1
20090121298 Furukawa et al. May 2009 A1
20090134468 Tsuchiya et al. May 2009 A1
20090224319 Kohli Sep 2009 A1
20090302388 Cai et al. Dec 2009 A1
20090309140 Khamankar et al. Dec 2009 A1
20090311837 Kapoor Dec 2009 A1
20090321849 Miyamura et al. Dec 2009 A1
20100012988 Yang et al. Jan 2010 A1
20100038724 Anderson et al. Feb 2010 A1
20100055886 Izumida et al. Mar 2010 A1
20100100856 Mittal Apr 2010 A1
20100148153 Hudait et al. Jun 2010 A1
20100149854 Vora Jun 2010 A1
20100187641 Zhu et al. Jul 2010 A1
20100207182 Paschal Aug 2010 A1
20100270600 Inukai et al. Oct 2010 A1
20110059588 Kang Mar 2011 A1
20110073961 Dennard et al. Mar 2011 A1
20110074498 Thompson et al. Mar 2011 A1
20110079860 Verhulst Apr 2011 A1
20110079861 Shifren et al. Apr 2011 A1
20110095811 Chi et al. Apr 2011 A1
20110147828 Murthy et al. Jun 2011 A1
20110169082 Zhu et al. Jul 2011 A1
20110175170 Wang et al. Jul 2011 A1
20110180880 Chudzik et al. Jul 2011 A1
20110193164 Zhu Aug 2011 A1
20110212590 Wu et al. Sep 2011 A1
20110230039 Mowry et al. Sep 2011 A1
20110242921 Tran et al. Oct 2011 A1
20110248352 Shifren et al. Oct 2011 A1
20110294278 Eguchi et al. Dec 2011 A1
20110309447 Arghavani et al. Dec 2011 A1
20120021594 Gurtej et al. Jan 2012 A1
20120034745 Colombeau et al. Feb 2012 A1
20120049282 Chen et al. Mar 2012 A1
20120056275 Cai et al. Mar 2012 A1
20120065920 Nagumo et al. Mar 2012 A1
20120108050 Chen et al. May 2012 A1
20120132998 Kwon et al. May 2012 A1
20120138953 Cai et al. Jun 2012 A1
20120146155 Hoentschel et al. Jun 2012 A1
20120167025 Gillespie et al. Jun 2012 A1
20120187491 Zhu et al. Jul 2012 A1
20120190177 Kim et al. Jul 2012 A1
20120223363 Kronholz et al. Sep 2012 A1
20120292672 Cho Nov 2012 A1
Foreign Referenced Citations (14)
Number Date Country
0274278 Jul 1988 EP
0312237 Apr 1989 EP
0531621 Mar 1993 EP
0683515 Nov 1995 EP
0889502 Jan 1999 EP
1450394 Aug 2004 EP
59193066 Nov 1984 JP
4186774 Jul 1992 JP
8153873 Jun 1996 JP
8288508 Nov 1996 JP
2004087671 Mar 2004 JP
10-2005-0099328 Oct 2005 KR
794094 Jan 2008 KR
WO2011062788 May 2011 WO
Non-Patent Literature Citations (34)
Entry
International Search Report and Written Opinion mailed Mar. 4, 2013, in corresponding application No. PCT/US2012/049531.
Komaragiri, R. et al., “Depletion-Free Poly Gate Electrode Architecture for Sub 100 Nanometer CMOS Devices with High-K Gate Dielectrics”, IEEE IEDM Tech Dig., San Francisco CA, 833-836, Dec. 13-15, 2004.
Samsudin, K ct al., “Integrating Intrinsic Parameter Fluctuation Description into BSIMSOI to Forecast sub-15nm UTB SOI based 6T SRAM Operation”, Solid-State Electronics (50), pp. 86-93 2006.
Wong, II et al., “Nanoscale CMOS”, Proceedings of the IEEE, Vo. 87, No. 4, pp. 537-570, Apr. 1999.
Abiko, H et al., “A Channel Engineering Combined with Channel Epitaxy Optimization and TED Suppression for 0.15 μm n-n Gate CMOS Technology”, 1995 Symposium on VLSI Technology Digest of Technical Papers, pp. 23-24, 1995.
Chau, Ret al., “A 50nm Depleted-Substrate CMOS Transistor (DST)”, Electron Device Meeting 2001, IEDM Technical Digest, IEEE International, pp. 29.1.1-29.1.4, 2001.
Ducroquet, F ct al. “Fully Depleted Silicon-On-Insulator nMOSFETs with Tensile Strained High Carbon Content Si1-yCy Channel”, ECS 210th Meeting, Abstract 1033, 2006.
Ernst, T et al., “Nanoscaled MOSFET Transistors on Strained Si, SiGe, Ge Layers: Some Integration and Electrical Properties Features”, ECS Trans. 2006, vol. 3, Issue 7, pp. 947-961, 2006.
Goesele, U et al., Diffusion Engineering by Carbon in Silicon, Mat. Res. Soc. Symp. vol. 610, 2000.
Hokazono, A et al., “Steep Channel & Halo Profiles Utilizing Boron-Diffusion-Barrier Layers (Si:C) for 32 nm Node and Beyond”, 2008 Symposium on VLSI Technology Digest of Technical Papers, pp. 112-113, 2008.
Hokazono, A et al., “Steep Channel Profiles in n/pMOS Controlled by Boron-Doped Si:C Layers for Continual Bulk-CMOS Scaling”, IEDM09-676 Symposium, pp. 29.1.1-29.1.4, 2009.
Holland, OW and Thomas, DK “A Method to Improve Activation of Implanted Dopants in SiC”, Oak Ridge National Laboratory, Oak Ridge, TN, 2001.
Kotaki, H., et al., “Novel Bulk Dynamic Threshold Voltage MOSFET (B-DTMOS) with Advanced Isolation (SITOS) and Gate to Shallow-Well Contact (SSS-C) Processes for Ultra Low Power Dual Gate CMOS”, IEDM 96, pp. 459-462, 1996.
Lavéant, P. “Incorporation, Diffusion and Agglomeration of Carbon in Silicon”, Solid State Phenomena, vols. 82-84, pp. 189-194, 2002.
Noda, K et al., “A 0.1-μm Delta-Doped MOSFET Fabricated with Post-Low-Energy Implanting Selective Epitaxy” IEEE Transactions on Electron Devices, vol. 45, No. 4, pp. 809-814, Apr. 1998.
Ohguro, T et al., “An 0.18-μm CMOS for Mixed Digital and Analog Aplications with Zero-Volt-Vth Epitaxial-Channel MOSFET's”, IEEE Transactions on Electron Devices, vol. 46, No. 7, pp. 1378-1383, Jul. 1999.
Pinacho, R et al., “Carbon in Silicon: Modeling of Diffusion and Clustering Mechanisms”, Journal of Applied Physics, vol. 92, No. 3, pp. 1582-1588, Aug. 2002.
Robertson, LS et al., “The Effect of Impurities on Diffusion and Activation of Ion Implanted Boron in Silicon”, Mat. Res. Soc. Symp. vol. 610, 2000.
Scholz, R et al., “Carbon-Induced Undersaturation of Silicon Self-interstitials”, Appl. Phys. Lett. 72(2), pp. 200-202, Jan. 1998.
Scholz, RF et al., “The Contribution of Vacancies to Carbon Out-Diffusion in Silicon”, Appl. Phys. Lett., vol. 74, No. 3, pp. 392-394, Jan. 1999.
Stolk, PA et al., “Physical Mechanisms of Transient Enhanced Dopant Diffusion in Ion-Implanted Silicon”, J. Appl. Phys. 81(9), pp. 6031-6050, May 1997.
Thompson, S et al., “MOS Scaling: Transistor Challenges for the 21st Century”, Intel Technology Journal Q3' 1998, pp. 1-19, 1998.
Wann, C. et al., “Channel Profile Optimization and Device Design for Low-Power High-Performance Dynamic-Threshold MOSFET”, IEDM 96, pp. 113-116, 1996.
Werner, P et al., “Carbon Diffusion in Silicon”, Applied Physics Letters, vol. 73, No. 17, pp. 2465-2467, Oct. 1998.
Yan, Ran-Hong et al., “Scaling the Si MOSFET: From Bulk to SOI to Bulk”, IEEE Transactions on Electron Devices, vol. 39, No. 7, Jul. 1992.
Banerjee, et al. “Compensating Non-Optical Effects using Electrically-Driven Optical Proximity Correction”, Proc. of SPIE vol. 7275 7275OE, 2009.
Cheng, et al. “Extremely Thin SOI (ETSOI) CMOS with Record Low Variability for Low Power System-on-Chip Applications”, Electron Devices Meeting (IEDM), Dec. 2009.
Cheng, et al. “Fully Depleted Extremely Thin SOI Technology Fabricated by a Novel Integration Scheme Feturing Implant-Free, Zero-Silicon-Loss, and Faceted Raised Source/Drain”, Symposium on VLSI Technology Digest of Technical Papers, pp. 212-213, 2009.
Drennan, et al. “Implications of Proximity Effects for Analog Design”, Custom Integrated Circuits Conference, pp. 169-176, Sep. 2006.
Hook, et al. “Lateral Ion Implant Straggle and Mask Proximity Effect”, IEEE Transactions on Electron Devices, vol. 50, No. 9, pp. 1946-1951, Sep. 2003.
Hori, et al., “A 0.1 μm CMOS with a Step Channel Profile Formed by Ultra High Vacuum CVD and In-Situ Doped Ions”, Proceedsing of the International Electron Devices Meeting, New York, IEEE, US, pp. 909-911, Dec. 5, 1993.
Matshuashi, et al. “High-Performance Double-Layer Epitaxial-Channel PMOSFET Compatible with a Single Gate CMOSFET”, Symposium on VLSI Technology Digest of Technical Papers, pp. 36-37, 1996.
Shao, et al., “Boron Diffusion in Silicon: The Anomalies and Control by Point Defect Engineering”, Materials Science and Engineering R: Reports, vol. 42, No. 3-4, pp. 65-114, Nov. 1, 2003, Nov. 2012.
Sheu, et al. “Modeling the Well-Edge Proximity Effect in Highly Scaled MOSFETs”, IEEE Transactions on Electron Devices, vol. 53, No. 11, pp. 2792-2798, Nov. 2006.
Provisional Applications (1)
Number Date Country
61515452 Aug 2011 US
Continuations (1)
Number Date Country
Parent PCT/US2012/049531 Aug 2012 US
Child 14173570 US