Claims
- 1. A semiconductor device comprising:
- a memory array having rows and columns of cells for storing data;
- column addressing means for selecting a plurality of columns of cells in response to a column address and a column address strobe signal;
- data input/output means, coupled to the column addressing means, for inputting data to or outputting data from selected cells among the plurality of columns; and
- selector means for selecting either a page mode or a nibble mode of operation, the selector means including clock circuitry for coupling the column address strobe signal to the data input/output means and a connection made during manufacture for rendering a clock produced by the clock circuitry to be either responsive or non-responsive to toggling of the column address strobe signal.
- 2. A semiconductor device, in accordance with claim 1, wherein the connection includes:
- a metal-level connection within the semiconductor device.
- 3. A semiconductor device, in accordance with claim 1, wherein the connection includes:
- a conductor connected between two points on the semiconductor device.
- 4. A memory circuit comprising:
- a memory array including rows and columns of cells for storing data;
- column addressing means for selecting a plurality of columns of cells in response to a column address and a column address strobe signal;
- data input/output means, coupled to the column addressing means, for writing data to or a reading data from cell selected from the plurality of columns;
- selector means for selecting either a page mode or a nibble mode of operation, the selector means including clock circuitry for coupling the column address strobe signal to the data input/output means; and
- the selector means rendering a clock produced by the clock circuitry to be either responsive or non-responsive to toggling of the column address strobe signal by a connection placed during manufacture.
- 5. A memory device, in accordance with claim 4 wherein the connection includes:
- a metal-level connection in the device.
- 6. A memory device, in accordance with claim 4 wherein the connection includes:
- a conductor connected between two points on the device.
Parent Case Info
This is a continuation of application Ser. No. 07/336,637, filed 04/06/89, now U.S. Pat. No. 4,876,671, which is a continuation of application Ser. No. 07/232,543, filed 08/11/88, now abandoned; which is a continuation of application Ser. No. 07/122,508, filed 11/17/87, now abandoned; which is a continuation of application Ser. No. 06/728,740, filed 04/30/85; now abandoned.
US Referenced Citations (9)
Non-Patent Literature Citations (1)
Entry |
K. Shimotori et al., "A 100ns 256K DRAM with Page Nibble Mode", Digest of Technical Papers, 1983 IEEE International Solid-State Circuits Conference, pp. 228-229. |
Continuations (4)
|
Number |
Date |
Country |
Parent |
336637 |
Apr 1989 |
|
Parent |
232543 |
Aug 1988 |
|
Parent |
122508 |
Nov 1987 |
|
Parent |
728740 |
Apr 1985 |
|