Claims
- 1. An n-channel insulated gate thin-film transistor using electrons as a main current carrier and comprising a semiconductor thin film formed on an insulating substrate and a gate electrode formed on said semiconductor thin film via a gate insulating film, said semiconductor thin film having a source region and a drain region which are n-type semiconductor regions formed therein sandwiching a channel region which is an intrinsic semiconductor region just under the gate electrode, wherein said semiconductor thin film has a p-type semiconductor region in contact with the channel region, and said p-type semiconductor region is electrically connected to nowhere except said channel region.
- 2. An n-channel insulated gate semiconductor thin-film transistor according to claim 1, wherein said semiconductor thin film is formed of polysilicon.
- 3. An n-channel insulated gate thin-film transistor using electrons as a main current carrier and comprising a gate electrode formed on an insulating substrate and a semiconductor thin film formed on said gate electrode via a gate insulating film, said semiconductor thin film having a source region and a drain region which are n-type semiconductor regions formed therein sandwiching a channel region which is an intrinsic semiconductor region just over the gate electrode, wherein said semiconductor thin film has a p-type semiconductor region in contact with said channel region, and said p-type semiconductor region is electrically connected to nowhere except said channel region.
- 4. An n-channel insulated gate thin-film transistor using electrons as a main current carrier and comprising an insulating film formed on a semiconductor substrate, a semiconductor thin film formed on said insulating layer and a gate electrode formed on said semiconductor thin film via a gate insulating film, said semiconductor thin film having a source region and a drain region which are n-type semiconductor regions formed therein sandwiching a channel region which is an intrinsic semiconductor region just under the gate electrode, wherein said semiconductor thin film has a p-type semiconductor region in contact with the channel region, and said p-type semiconductor region is electrically connected to nowhere except said channel region.
- 5. A liquid crystal display device comprising:an active matrix including a plurality of scanning electrodes formed on an insulating substrate, a plurality of video signal electrodes formed so as to intersect the scanning electrodes, thin-film transistors connected to the scanning electrodes and to the video signal electrodes, and pixel electrodes connected to said thin-film transistors; a peripheral circuit formed on said insulating substrate; an opposing substrate opposed to said insulating substrate; and liquid crystals held between said insulating substrate and said opposing substrate; wherein said n-channel insulated gate thin-film transistors according to claim 1 are used as said thin-film transistors.
- 6. A liquid crystal display device comprising:an active matrix including a plurality of scanning electrodes formed on an insulating substrate, a plurality of video signal electrodes formed so as to intersect the scanning electrodes, thin-film transistors connected to the scanning electrodes and to the video signal electrodes, and pixel electrodes connected to said thin-film transistors; a peripheral circuit formed on said insulating substrate; an opposing substrate opposed to said insulating substrate; and liquid crystals held between said insulating substrate and said opposing substrate; wherein said n-channel insulated gate thin-film transistors according to claim 2 are used as said thin-film transistors.
- 7. A liquid crystal display device comprising:an active matrix including a plurality of scanning electrodes formed on an insulating substrate, a plurality of video signal electrodes formed so as to intersect the scanning electrodes, thin-film transistors connected to the scanning electrodes and to the video signal electrodes, and pixel electrodes connected to said thin-film transistors; a peripheral circuit formed on said insulating substrate; an opposing substrate opposed to said insulating substrate; and liquid crystals held between said insulating substrate and said opposing substrate; wherein said n-channel insulated gate thin-film transistors according to claim 3 are used as said thin-film transistors.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-118171 |
May 1997 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 09/074,314 filed on May 8, 1998 now U.S. Pat. No. 6,166,786, the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (8)
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/074314 |
May 1998 |
US |
Child |
09/694486 |
|
US |