Claims
- 1. A transistor, comprising:
- a gate conductor arranged above a semiconductor substrate between a pair of opposed sidewall surfaces;
- first and second spacers arranged between said pair of opposed sidewall surfaces and respective first and second sacrificial dielectrics, wherein both of said spacers comprise nitride, and wherein said first spacer is adjacent to said first sacrificial dielectric and said second spacer is adjacent to said second sacrificial dielectric, and wherein upper surfaces of said first and second spacers are substantially planar and substantially coplanar with an uppermost surface of said gate conductor and uppermost surfaces of said first and second sacrificial dielectrics; and
- lightly doped drain areas arranged within said semiconductor substrate and beneath said first and second spacers.
- 2. The transistor of claim 1 wherein said lightly doped drain areas are arranged directly below said spacers such that each of said lightly doped drain areas comprises a lateral thickness approximately equal to a lateral thickness of the spacer directly above.
- 3. The transistor of claim 2, wherein said first spacer comprises a first lateral thickness, and wherein said second spacer comprises a second lateral thickness, and wherein said first lateral thickness and said second lateral thickness are dissimilar.
- 4. The transistor of claim 3, wherein said second lateral thickness is greater than said first lateral thickness.
- 5. A transistor, comprising:
- first and second sacrificial dielectrics arranged upon a semiconductor substrate;
- a gate conductor arranged between said first and second sacrificial dielectrics, wherein a source-side opening is defined between said gate conductor and said first sacrificial dielectric, and wherein a drain-side opening is defined between said gate conductor and said second sacrificial dielectric, and wherein a lateral thickness of said drain-side opening is greater than a lateral thickness of said source-side opening;
- a plurality of lightly doped drain areas arranged within said substrate, wherein one of said plurality of lightly doped drain areas is aligned between lateral boundaries of said source-side opening and another of said plurality of lightly doped drain areas is aligned between lateral boundaries of said drain-side opening; and
- a first spacer arranged within said source-side opening and a second spacer arranged within said drain-side opening, wherein upper surfaces of said first and second spacers are substantially planar and substantially coplanar with an uppermost surface of said gate conductor and uppermost surfaces of said sacrificial dielectrics.
- 6. The transistor of claim 5, wherein both said first spacer and said second spacer comprise nitride.
- 7. The transistor of claim 6, wherein both said first sacrificial dielectric and said second sacrificial dielectric comprise oxide.
- 8. The transistor of claim 5, wherein said first and second spacers are each upon and in contact with one of said plurality of lightly doped drain areas.
- 9. A transistor, comprising:
- a gate conductor arranged above a semiconductor substrate between a pair of opposed sidewall surfaces;
- first and second spacers arranged between said pair of opposed sidewall surfaces and respective first and second sacrificial dielectrics, wherein said first spacer is adjacent to said first sacrificial dielectric and said second spacer is adjacent to said second sacrificial dielectric, wherein said first and second sacrificial dielectrics comprise a first dielectric material, wherein said first and second spacers comprise a second dielectric material dissimilar to said first dielectric material, and wherein the upper surfaces of the first and second sidewall spacers are substantially planar; and
- lightly doped drain areas arranged within said semiconductor substrate and beneath said first and second spacers, wherein said lightly doped drain areas are arranged directly below said spacers such that each of said lightly doped drain areas comprises a lateral thickness approximately equal to a lateral thickness of the spacer directly above.
- 10. The transistor of claim 9, wherein both said first spacer and said second spacer comprise nitride.
- 11. The transistor of claim 10, wherein both said first sacrificial dielectric and said second sacrificial dielectric comprise oxide.
- 12. The transistor of claim 10, wherein the first and second spacers comprise nitride deposited from a high density plasma.
- 13. The transistor of claim 9, wherein an etch rate of the first dielectric material is dissimilar to an etch rate of the second dielectric material.
- 14. The transistor of claim 9, wherein the upper surfaces of the first and second sidewalls spacers are substantially coplanar with the upper surfaces of the first and second sacrificial dielectrics and with the upper surfaces of the gate conductor.
- 15. The transistor of claim 9, wherein said first spacer comprises a first lateral thickness, and wherein said second spacer comprises a second lateral thickness, and wherein said first lateral thickness and said second lateral thickness are dissimilar.
- 16. The transistor of claim 15, wherein said second lateral thickness is greater than said first lateral thickness.
- 17. The transistor of claim 1, wherein said transistor further comprises a gate oxide arranged directly below said gate conductor.
- 18. The transistor of claim 17, wherein an upper surface of said gate oxide is above an uppermost surface of said semiconductor substrate.
- 19. The transistor of claim 5, wherein said transistor further comprises a gate oxide arranged directly below said gate conductor.
- 20. The transistor of claim 19, wherein an upper surface of said gate oxide is above an uppermost surface of said semiconductor substrate.
- 21. The transistor of claim 9, wherein said transistor further comprises a gate oxide arranged directly below said gate conductor.
- 22. The transistor of claim 21, wherein an upper surface of said gate oxide is above an uppermost surface of said semiconductor substrate.
Parent Case Info
This is a Division of application Ser. No. 08/957,090, filed Oct. 24, 1997 now U.S. Pat. No. 5,858,848.
US Referenced Citations (12)
Divisions (1)
|
Number |
Date |
Country |
Parent |
957090 |
Oct 1997 |
|