CMOS3 Cell Library, Addison-Wesley VLSI Systems Series, Edited by Dennis V. Heinbuch, pp. 137-143, Copyright .COPYRGT. 1988. |
"A 3.8-ns CMOS 16.times.16-b Multiplier Using Complementary Pass-Transistor Logic," Kazuo Yano et al., IEEE Journal of Solid-State Circuits, vol. 25, No. 2, Apr. 1990, pp. 388-395. |
"Pass-transistor logic design," Waleed Al-Assadi et al., Int. J. Electronics, 1991, vol. 70, No. 4, pp. 739-749. |
"A 1.5ns 32b CMOS ALU in Double Pass-Transistor Logic," Makoto Suzuki et al., ISSCC 93/Session 5/Microprocessors/Paper TA 5.4, Feb. 25, 1993, pp. 90-91. |
"A High Speed, Low Power, Swing Restored Pass-Transistor Logic Based Multiply and Accumulate Circuit for Multimedia Applications," Akilesh Parameswar et al., IEEE 1994 Custom Integrated Circuits Conference, pp. 278-281. |
"Lean Integration: Achieving a Quantum Leap in Performance and Cost of Logic LSIs," Kazuo Yano et al., IEEE 1994 Custom Integrated Circuits Conference, pp. 603-606. |
"Pass Transistor Based Gate Array Architecture," Yasuhiko Sasaki et al., 1995 Symposium on VLSI Circuits Digest of Technical Papers, pp. 123-124. |
"Top-Down Pass-Transistor Logic Design," Kazuo Yano et al., IEEE Journal of Solid-State Circuits, vol. 31, No. 6, Jun. 1996, pp. 792-803. |
"Low-Power Logic Styles: CMOS vs CPL," Reto Zimmermann et al., Proceedings of the 22.sup.nd European Solid-State Circuits Conference (ESSCIRC '96), Neuchatel, Switzerland ,Sep. 17-19, 1996, pp. 112-115. |