Claims
- 1. A semiconductor integrated circuit device comprising:
a first MISFET for a logic circuit having a first gate insulating film and a first gate electrode formed on said first gate insulating film; a second MISFET having a second gate insulating film which has a thickness larger than that of said first gate insulating film; a third MISFET for a memory cell having a third gate insulating film which has a thickness larger than that of said first gate insulating film; and a first capacitive element having a fourth gate insulating film which has a thickness larger than that of said first gate insulating film and a fourth gate electrode formed on said fourth gate insulating film, wherein said fourth gate insulating film is formed on a first well region formed in a semiconductor substrate such that said first well region serves as one of two electrodes of said first capacitive element and said fourth gate electrode of said first capacitive element serves as the other of said two electrodes of said first capacitive element, and wherein said first capacitive element is provided in a phase-locked loop circuit.
- 2. A semiconductor integrated circuit device according to claim 1, wherein said second MISFET constitutes at least one of an input MISFET and an output MISFET.
- 3. A semiconductor integrated circuit device according to claim 1, wherein said third MISFET is provided in said memory cell of a random access memory.
- 4. A semiconductor integrated circuit device according to claim 1, wherein said first MISFET is provided in a microprocessor unit.
- 5. A semiconductor integrated circuit device comprising:
a first MISFET for a logic circuit provided in a microprocessor unit having a first gate insulating film and a first gate electrode formed on said first gate insulating film; a second MISFET having a second gate insulating film which has a thickness larger than that of said first gate insulating film; a third MISFET for a memory cell of a random access memory having a third gate insulating film which has a thickness larger than that of said first gate insulating film; and a first capacitive element having a fourth gate insulating film which has a thickness larger than that of said first gate insulating film and a fourth gate electrode formed on said fourth gate insulating film, wherein said fourth gate insulating film is formed on a first well region formed in a semiconductor substrate such that said first well region serves as one of two electrodes of said first capacitive element and said fourth gate electrode of said first capacitive element serves as the other of said two electrodes of said first capacitive element, and wherein said first capacitive element is provided in a phase-locked loop circuit.
- 6. A semiconductor integrated circuit device according to claim 5, wherein said second MISFET constitutes at least one of an input MISFET and an output MISFET.
- 7. A semiconductor integrated circuit device comprising:
a first MISFET for a logic circuit having a first gate insulating film and a first gate electrode formed on said first gate insulating film; a second MISFET having a second gate insulating film which has a thickness larger than that of said first gate insulating film; a third MISFET for a memory cell of a random access memory having a third gate insulating film which has a thickness larger than that of said first gate insulating film; and a first capacitive element having a fourth gate insulating film which has a thickness larger than that of said first gate insulating film and a fourth gate electrode formed on said fourth gate insulating film, wherein said fourth gate insulating film is formed on a first well region formed in a semiconductor substrate such that said first well region serves as one of two electrodes of said first capacitive element and said fourth gate electrode of said first capacitive element serves as the other of said two electrodes of said first capacitive element, wherein said first capacitive element is provided in a phase-locked loop circuit.
- 8. A semiconductor integrated circuit device according to claim 7, wherein said second MISFET constitutes at least one of an input MISFET and an output MISFET.
- 9. A semiconductor integrated circuit device comprising:
a first MISFET for a logic circuit having a first gate insulating film and a first gate electrode formed on said first gate insulating film; a second MISFET having a second gate insulating film which has a thickness larger than that of said first gate insulating film; a third MISFET for a memory cell having a third gate insulating film; and a first capacitive element having a fourth gate insulating film which has a thickness larger than that of said first gate insulating film and a fourth gate electrode formed on said fourth gate insulating film, wherein said fourth gate insulating film is formed on a first well region formed in a semiconductor substrate such that said first well region serves as one of two electrodes of said first capacitive element and said fourth gate electrode of said first capacitive element serves as the other of said two electrodes of said first capacitive element, and wherein said first capacitive element is provided in a phase-locked loop circuit.
- 10. A semiconductor integrated circuit device according to claim 9, wherein said second MISFET constitutes at least one of an input MISFET and an output MISFET.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-259460 |
Sep 1999 |
JP |
|
Parent Case Info
[0001] This application is a continuation of U.S. application Ser. No. 10/142,062, filed May 10, 2002, which, in turn, is a continuation of U.S. application Ser. No. 09/661,372, filed Sep. 13, 2000, and now U.S. Pat. No. 6,433,398; and the entire disclosures of which are hereby incorporated by reference.
Continuations (2)
|
Number |
Date |
Country |
Parent |
10142062 |
May 2002 |
US |
Child |
10358276 |
Feb 2003 |
US |
Parent |
09661372 |
Sep 2000 |
US |
Child |
10142062 |
May 2002 |
US |