Claims
- 1. A method of manufacturing a memory cell which includes a single MISFET and which comprises a first gate insulating film formed on a main surface of a semiconductor substrate, a floating gate electrode formed on said first gate insulating film, a second gate insulating film formed on said floating gate electrode and a control gate electrode formed on said second gate insulating film, said method comprising the steps of:providing a semiconductor substrate having a main surface, with a first gate insulating film formed on said main surface and a first conductive film serving as said floating gate electrode and formed over said first gate insulating film; forming a first insulating film on parts of said main surface corresponding to both ends of said first conductive film as viewed in a channel direction of said MISFET; forming a first semiconductor region in said semiconductor substrate, said first semiconductor region extending to a position under said first conductive film, said forming the first semiconductor region including ion-implanting an impurity into a region of said main surface for forming said first semiconductor region, through said first insulating film, in self-alignment with said first conductive film, a film thickness of said first gate insulating film being such that electrons are transferred from said first conductive film to said first semiconductor region by tunneling through said first gate insulating film; after said ion-implanting step, removing said first insulating film; and after said removing step, oxidizing the semiconductor substrate to form an oxide film on said region for said first semiconductor region.
- 2. A method of manufacturing a memory cell according to claim 1, wherein the impurity is ion-implanted such that said first semiconductor region has such an impurity concentration that a surface depletion of said first semiconductor region is reduced when a voltage is applied between said first semiconductor region and said first conductive film for transferring electrons from said first conductive film to said first semiconductor region by tunneling through said first gate insulating film.
- 3. A method of manufacturing a memory cell according to claim 2, wherein said first gate insulating film is made of a silicon oxide film, said first insulating film is made of a silicon oxide film, said semiconductor substrate is a silicon substrate, and said first semiconductor region has an n-type conductivity.
- 4. A method of manufacturing a memory cell which includes a single MISFET and which comprises a first gate insulating film formed on a main surface of a semiconductor substrate, a floating gate electrode formed on said first gate insulating film, a second gate insulating film formed on said floating gate electrode and a control gate electrode formed on said second gate insulating film, said method comprising the steps of:providing a semiconductor substrate having a main surface, with a first gate insulating film formed on said main surface and a first conductive film serving as said floating gate electrode and formed over said first gate insulating film; forming a first insulating film on parts of said main surface corresponding to both ends of said first conductive film as viewed in a channel direction of said MISFET; forming a first semiconductor region in said semiconductor substrate, said first semiconductor region extending to a position under said first conductive film, said forming the first semiconductor region including ion-implanting an impurity into a region of said main surface for forming said first semiconductor region, through said first insulating film, in self-alignment with said first conductive film, a film thickness of said first gate insulating film being such that electrons are transferred from said first conductive film to said first semiconductor region by tunneling through said first gate insulating film; and after said ion-implanting step, oxidizing the semiconductor substrate and said first insulating film.
- 5. A method of manufacturing a memory cell according to claim 4, wherein said oxidizing step is performed so as to thicken a portion of said first gate insulating film, corresponding to ends of said first conductive film, as compared to a film thickness of another portion of said first gate insulating film.
- 6. A method of manufacturing a memory cell according to claim 5, wherein the impurity is ion-implanted such that said first semiconductor region has such an impurity concentration that a surface depletion of said first semiconductor region is reduced when a voltage is applied between said first semiconductor region and said first conductive film for transferring electrons from said first conductive film to said first semiconductor region by tunneling through said first gate insulating film.
- 7. A method of manufacturing a memory cell according to claim 6, wherein said first gate insulating film is made of a silicon oxide film, said first insulating film is made of a silicon oxide film, said semiconductor substrate is a silicon substrate, and said first semiconductor region has an n-type conductivity.
- 8. A method of manufacturing a memory cell according to claim 4, wherein the impurity is ion-implanted such that said first semiconductor region has such an impurity concentration that a surface depletion of said first semiconductor region is reduced when a voltage is applied between said first semiconductor region and said first conductive film for transferring electrons from said first conductive film to said first semiconductor region by tunneling through said first gate insulating film.
- 9. A method of manufacturing a memory cell according to claim 8, wherein said first gate insulating film is made of a silicon oxide film, said first insulating film is made of a silicon oxide film, said semiconductor substrate is a silicon substrate, and said first semiconductor region has an n-type conductivity.
- 10. A method of manufacturing a memory cell according to claim 1, wherein said oxidizing step is performed so as to thicken a portion of said first gate insulating film, corresponding to ends of said first conductive film, as compared to a film thickness of another portion of said first gate insulating film.
- 11. A method of manufacturing a memory cell according to claim 1, wherein said first gate insulating film is made of a silicon oxide film, said first insulating film is made of a silicon oxide film, said semiconductor substrate is a silicon substrate, and said first semiconductor region has an n-type conductivity.
- 12. A method of manufacturing a semiconductor integrated circuit device, comprising the steps of:(a) providing a semiconductor substrate with a first insulating film formed on a first region of a main surface of said substrate, a first conductive film formed on said first insulating film, a second insulating film formed on said first conductive film, a gate insulating film formed on a second region of said main surface of said substrate, and a second conductive film formed on both said second insulating film and said gate insulating film; (b) forming a first pattern of said second conductive film at said first region and a gate electrode of a MISFET at said second region, by patterning said second conductive film; (c) forming side wall spacers on side surfaces of said first pattern of said second conductive film and said gate electrode of said MISFET; and (d) forming a second pattern of said first conductive film, under said first pattern of said second conductive film and said side wall spacers of said first pattern, by patterning said first conductive film in self-alignment with said side wall spacers of said first pattern, and comprising the further step of: before said step (c), introducing an impurity in said first region for forming third semiconductor regions in said substrate, wherein said third semiconductor regions serve as a source region and a drain region of a memory cell, wherein said second pattern of said first conductive film serves as a floating gate electrode of said memory cell, and wherein said first pattern of said second conductive film serves as a control gate electrode of said memory cell.
- 13. A method of manufacturing a semiconductor integrated circuit device according to claim 12, further comprising the step of:between said step (b) and said step (c), oxidizing said substrate to form an oxide film on side surfaces of said first pattern, wherein said oxide film is located between said side wall spacers and said first pattern after said forming side wall spacers in step (c).
- 14. A method of manufacturing a semiconductor integrated circuit device, comprising the steps of:(a) providing a semiconductor substrate with a first insulating film formed on a memory cell forming region of a main surface of said substrate, a first conductive film formed on said first insulating film, a second insulating film formed on said first conductive film, a gate insulating film of a MISFET formed on a peripheral circuit forming region of said main surface of said substrate, and a second conductive film formed on both said second insulating film and said gate insulating film; (b) forming first patterns of said second conductive film at said memory cell forming region and a gate electrode of said MISFET at said peripheral circuit forming region by patterning said second conductive film, wherein said first patterns are formed on said first conductive film such that said first patterns are spaced apart from each other in a first direction and such that each of said first patterns extends in a second direction perpendicular to said first direction; (c) forming side wall spacers on side surfaces of said first patterns of said second conductive film and of said gate electrode of said MISFET; and (d) forming second patterns of said first conductive film by patterning said first conductive film in self-alignment with said side wall spacers such that said second patterns are spaced apart from each other in said first direction and such that said second patterns are formed under said first patterns of said second conductive film and said side wall spacers formed on side surfaces thereof, and comprising the further step of: before said step (c), introducing an impurity in said memory cell forming region for forming third semiconductor regions in said substrate, wherein said third semiconductor regions serve as source and drain regions of said memory cells, wherein said second patterns serve as floating gate electrodes of memory cells, and wherein said first patterns serve as control gate electrodes of said memory cells and serve as word lines extending in said second direction.
- 15. A method of manufacturing a semiconductor integrated circuit device according to claim 14, further comprising the step of:between said step (b) and said step (c), oxidizing said substrate to form an oxide film on side surfaces of said first patterns, wherein said oxide film is located between said side wall spacers and said first patterns after said forming side wall spacers in step (c).
- 16. A method of manufacturing a semiconductor integrated circuit device, said semiconductor integrated circuit device including a memory cell and an MISFET, said memory cell including (1) a floating gate electrode and (2) a control gate electrode formed over said floating gate electrode, said MISFET including a gate electrode, said method comprising the steps of: (a) forming a first conductive film over a memory cell forming region of a main surface of a semiconductor substrate; (b) forming said control gate electrode and said gate electrode by patterning a second conductive film over said first conductive film and over a peripheral circuit forming region of said main surface of said substrate; (c) forming side wall spacers on side surfaces of said control gate electrode and said gate electrode, wherein said side wall spacers are formed by anisotropically etching an insulating film formed by deposition; and (d) forming said floating gate electrode by patterning said first conductive film in self-alignment with said side wall spacers, and comprising the further steps of: between said step (b) and said step (c), introducing an impurity in said peripheral circuit forming region for forming first semiconductor regions in said substrate, wherein said first semiconductor regions serve as a source region and a drain region of said MISFET, and after said step (d), introducing an impurity in said peripheral circuit forming region for forming second semiconductor regions in said substrate, wherein an impurity concentration of said second semiconductor regions is greater than that of said first semiconductor regions.
- 17. A method of manufacturing a semiconductor integrated circuit device according to claim 16, further comprising the step of:between said step (b) and said step (c), oxidizing said substrate to form an oxide film on side surfaces of said control gate electrode, wherein said oxide film is located between said side wall spacers and said control gate electrode after said forming side wall spacers in step (c).
- 18. A method of manufacturing a semiconductor integrated circuit device according to claim 12, further comprising the step of introducing an impurity in said second region, for forming first semiconductor regions in the substrate, between said step (b) and said step (c); wherein, before the impurity introducing step for forming the first semiconductor regions, the impurity is introduced in the first region for forming the third semiconductor regions in the substrate, and wherein an impurity concentration of the third semiconductor regions is greater than an impurity concentration of the first semiconductor regions.
- 19. A method of manufacturing a semiconductor integrated circuit device according to claim 14, further comprising the step of introducing an impurity in said second region, for forming first semiconductor regions in the substrate, between said step (b) and said step (c); wherein, before the impurity introducing step for forming the first semiconductor regions, the impurity is introduced in the first region for forming the third semiconductor regions in the substrate, and wherein an impurity concentration of the third semiconductor regions is greater than an impurity concentration of the first semiconductor regions.
- 20. A method of manufacturing a semiconductor integrated circuit device according to claim 12, further comprising the step of:between said step (b) and said step (c), introducing an impurity in said second region for forming first semiconductor regions in said substrate, wherein said first semiconductor regions serve as a source region and a drain region of said MISFET.
- 21. A method of manufacturing a semiconductor integrated circuit device according to claim 20, further comprising the step of:after said step (c), introducing an impurity in said second region, for forming second semiconductor regions in said substrate, wherein an impurity concentration of said second semiconductor regions is greater than that of said first semiconductor regions.
- 22. A method of manufacturing a semiconductor integrated circuit device according to claim 21, wherein said impurity is introduced in said second region, for forming the second semiconductor regions, after said step (d).
- 23. A method of manufacturing a semiconductor integrated circuit device according to claim 21, further comprising the step of:before said impurity introducing step for forming said first semiconductor regions, introducing the impurity in said first region for forming said third semiconductor regions in said substrate, wherein said third semiconductor regions serve as a source region and a drain region of a memory cell and have an impurity concentration greater than that of said first semiconductor regions, wherein said second pattern of said first conductive film serves as a floating gate electrode of said memory cell, wherein said first pattern of said second conductive film serves as a control gate electrode of said memory cell, and wherein said MISFET is included in a peripheral circuit.
- 24. A method of manufacturing a semiconductor integrated circuit device according to claim 12, wherein said side wall spacers are formed by anisotropically etching an insulating film formed by deposition.
- 25. A method of manufacturing a semiconductor integrated circuit device according to claim 12, wherein said second insulating film and said gate insulating film are formed by thermal oxidation in a same manufacturing step.
- 26. A method of manufacturing a semiconductor integrated circuit device according to claim 13, wherein said second insulating film is formed by thermal oxidation, and wherein said side wall spacers are formed by anisotropically etching an insulating film formed by deposition.
- 27. A method of manufacturing a semiconductor integrated circuit device according to claim 26, wherein said second insulating film is removed in self-alignment with said side wall spacers of said first pattern, in said step (d), such that said second insulating film remains under said first pattern and said side wall spacers thereof.
- 28. A method of manufacturing a semiconductor integrated circuit device according to claim 12, wherein said second pattern serves as a floating gate electrode of a memory cell, wherein said first pattern serves as a control gate electrode of said memory cell, and wherein said MISFET is included in a peripheral circuit.
- 29. A method of manufacturing a semiconductor integrated circuit device according to claim 12, wherein said first pattern has a first width in a first direction, and wherein said second pattern has a second width in said first direction greater than said first width.
- 30. A method of manufacturing a semiconductor integrated circuit device according to claim 14, further comprising the step of:between said step (b) and said step (c), introducing an impurity in said peripheral circuit forming region, for forming first semiconductor regions in said substrate, wherein said first semiconductor regions serve as a source region and a drain region of said MISFET.
- 31. A method of manufacturing a semiconductor integrated circuit device according to claim 30, further comprising the step of:after said step (c), introducing an impurity in said peripheral circuit forming region for forming second semiconductor regions in said substrate, wherein an impurity concentration of said second semiconductor regions is greater than that of said first semiconductor regions.
- 32. A method of manufacturing a semiconductor integrated circuit device according to claim 31, wherein said impurity is introduced in said peripheral circuit forming region for forming the second semiconductor regions, after said step (d).
- 33. A method of manufacturing a semiconductor integrated circuit device according to claim 31, further comprising the step of:before said impurity introducing step for forming said first semiconductor regions, introducing the impurity in said memory cell forming region for forming the third semiconductor regions in said substrate, wherein said third semiconductor regions serve as source and drain regions of said memory cells and have an impurity concentration greater than that of said first semiconductor regions.
- 34. A method of manufacturing a semiconductor integrated circuit device according to claim 14, wherein said side wall spacers are formed by anisotropically etching an insulating film formed by deposition.
- 35. A method of manufacturing a semiconductor integrated circuit device according to claim 14, wherein said second insulating film and said gate insulating film are formed by thermal oxidation in a same manufacturing step.
- 36. A method of manufacturing a semiconductor integrated circuit device according to claim 16, further comprising the step of:before said impurity introducing step for forming said first semiconductor regions, introducing an impurity in said memory cell forming region for forming third semiconductor regions in said substrate, wherein said third semiconductor regions serve as a source region and a drain region of said memory cell and have an impurity concentration greater than that of said first semiconductor regions.
- 37. A method of manufacturing a semiconductor integrated circuit device according to claim 16, further comprising the step of:before said step (c), introducing an impurity in said memory cell forming region for forming third semiconductor regions in said substrate.
- 38. A method of manufacturing a semiconductor integrated circuit device according to claim 16, wherein an insulating film formed between said control gate electrode and said floating gate electrode, and a gate insulating film of said MISFET, are formed by thermal oxidation in a same manufacturing step.
- 39. A method of manufacturing a semiconductor integrated circuit device according to claim 17, wherein said side wall spacers are formed by anisotropically etching an insulating film formed by deposition.
- 40. A method of manufacturing a semiconductor integrated circuit device according to claim 16, wherein information is written by injecting hot electrons into said floating gate electrode, and wherein information is erased by emitting electrons stored in said floating gate electrode by tunneling.
- 41. A method of manufacturing a semiconductor integrated circuit device according to claim 16, wherein, in a first direction, a width of said floating gate electrode is greater than a width of said control gate electrode.
- 42. A method of manufacturing a semiconductor integrated circuit device according to claim 37, wherein an impurity concentration of the third semiconductor regions is greater than an impurity concentration of the first semiconductor regions.
- 43. A method of manufacturing a semiconductor integrated circuit device according to claim 24, further comprising the step of:between said step (b) and said step (c), oxidizing said substrate to form an oxide film on side surfaces of said first pattern, wherein said oxide film is located between said side wall spacers and said first pattern after said forming side wall spacers in step (c).
- 44. A method of manufacturing a semiconductor integrated circuit device according to claim 34, further comprising the step of:between said step (b) and said step (c), oxidizing said substrate to form an oxide film on side surfaces of said first pattern, wherein said oxide film is located between said side wall spacers and said first pattern after said forming side wall spacers in step (c).
- 45. A method of manufacturing a semiconductor integrated circuit device according to claim 37, further comprising the step of:between said step (b) and said step (c), oxidizing said substrate to form an oxide film on side surfaces of said first pattern, wherein said oxide film is located between said side wall spacers and said first pattern after said forming side wall spacers in step (c).
- 46. A method of manufacturing a semiconductor integrated circuit device according to claim 21, wherein said side wall spacers are formed by anisotropically etching an insulating film formed by deposition.
- 47. A method of manufacturing a semiconductor integrated circuit device according to claim 31, wherein said side wall spacers are formed by anisotropically etching an insulating film formed by deposition.
- 48. A method of manufacturing a semiconductor integrated circuit device according to claim 17, further comprising the step of:before said step (c), introducing an impurity in said first region for forming third semiconductor regions in said substrate, wherein said third semiconductor regions serve as a source region and a drain region of a memory cell, wherein said second pattern of said first conductive film serves as a floating gate electrode of said memory cell, and wherein said first pattern of said second conductive film serves as a control gate electrode of said memory cell.
Priority Claims (2)
Number |
Date |
Country |
Kind |
63-114420 |
May 1988 |
JP |
|
63-152747 |
Jun 1988 |
JP |
|
Parent Case Info
This application is a Continuation application of application Ser. No. 08/147,037, filed Nov. 4, 1993, now U.S. Pat. No. 5,445,980, which is a Continuation application of application Ser. No. 07/914,542, filed Jul. 16, 1992, abandoned, which is a Divisional application of application Ser. No. 07/794,648, filed Nov. 18, 1991, now U.S. Pat. No. 5,153,144 which is a Continuation application of application Ser. No. 07/349,221, filed May 8, 1989 now abandoned.
US Referenced Citations (24)
Foreign Referenced Citations (9)
Number |
Date |
Country |
2092826 |
Aug 1982 |
EP |
0049570 |
May 1981 |
JP |
0054668 |
Mar 1983 |
JP |
0225649 |
Dec 1983 |
JP |
0167379 |
Aug 1985 |
JP |
0276878 |
Jan 1987 |
JP |
0122175 |
Jun 1987 |
JP |
0027878 |
Dec 1987 |
JP |
0253671 |
Oct 1988 |
JP |
Non-Patent Literature Citations (5)
Entry |
Samachisa, A 128K Flash EEPROM Using Double-Polysilicon Technology IEE J.S.S.C. Oct. 1987, pp. 676-683. |
Mukherjea, “A Single Transistor EEPROM Cell and its Implementation in a 512K CMOS EPROM”, IED 85, pp. 616-618, 1985. |
Kynett, et al., “An In-System Reprogrammable 256 CMOS Flash Memory”, ISSCC 88, 1988. |
Kume, e tal., “A Flash-Erase EEPROM Cell With an Asymmetric Source and Drain Structure”, in IEDM 87, pp. 560-563, 1987. |
Wolf and Tauber, “Silicon Processing for VLSI Era”, Lattice Press, 1986, pp. 321-325. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
08/443036 |
May 1995 |
US |
Child |
09/160791 |
|
US |
Continuations (3)
|
Number |
Date |
Country |
Parent |
08/147037 |
Nov 1993 |
US |
Child |
08/443036 |
|
US |
Parent |
07/914542 |
Jul 1992 |
US |
Child |
08/147037 |
|
US |
Parent |
07/349221 |
May 1989 |
US |
Child |
07/794648 |
|
US |
Reissues (1)
|
Number |
Date |
Country |
Parent |
08/443036 |
May 1995 |
US |
Child |
09/160791 |
|
US |