Claims
- 1. A method of manufacturing a memory cell which includes a single MISFET and which comprises a first gate insulating film formed on a main surface of a semiconductor substrate, a floating gate electrode formed on said first gate insulating film, a second gate insulating film formed on said floating gate electrode and a control gate electrode formed on said second gate insulating film, said method comprising the steps of:
- providing a semiconductor substrate having a main surface, with a first gate insulating film formed on said main surface and a first conductive film serving as said floating gate electrode and formed over said first gate insulating film;
- forming a first insulating film on parts of said main surface corresponding to both ends of said first conductive film as viewed in a channel direction of said MISFET;
- forming a first semiconductor region in said semiconductor substrate, said first semiconductor region extending to a position under said first conductive film, said forming the first semiconductor region including ion-implanting an impurity into a region of said main surface for forming said first semiconductor region, through said first insulating film, in self-alignment with said first conductive film, a film thickness of said first gate insulating film being such that electrons are transferred from said first conductive film to said first semiconductor region by tunneling through said first gate insulating film;
- after said ion-implanting step, removing said first insulating film; and
- after said removing step, oxidizing the semiconductor substrate to form an oxide film on said region for said first semiconductor region.
- 2. A method of manufacturing a memory cell according to claim 1, wherein the impurity is ion-implanted such that said first semiconductor region has such an impurity concentration that a surface depletion of said first semiconductor region is reduced when a voltage is applied between said first semiconductor region and said first conductive film for transferring electrons from said first conductive film to said first semiconductor region by tunneling through said first gate insulating film.
- 3. A method of manufacturing a memory cell according to claim 2, wherein said first gate insulating film is made of a silicon oxide film, said first insulating film is made of a silicon oxide film, said semiconductor substrate is a silicon substrate, and said first semiconductor region has an n-type conductivity.
- 4. A method of manufacturing a memory cell which includes a single MISFET and which comprises a first gate insulating film formed on a main surface of a semiconductor substrate, a floating gate electrode formed on said first gate insulating film, a second gate insulating film formed on said floating gate electrode and a control gate electrode formed on said second gate insulating film, said method comprising the steps of:
- providing a semiconductor substrate having a main surface, with a first gate insulating film formed on said main surface and a first conductive film serving as said floating gate electrode and formed over said first gate insulating film;
- forming a first insulating film on parts of said main surface corresponding to both ends of said first conductive film as viewed in a channel direction of said MISFET;
- forming a first semiconductor region in said semiconductor substrate, said first semiconductor region extending to a position under said first conductive film, said forming the first semiconductor region including ion-implanting an impurity into a region of said main surface for forming said first semiconductor region, through said first insulating film, in self-alignment with said first conductive film, a film thickness of said first gate insulating film being such that electrons are transferred from said first conductive film to said first semiconductor region by tunneling through said first gate insulating film; and
- after said ion-implanting step, oxidizing the semiconductor substrate and said first insulating film.
- 5. A method of manufacturing a memory cell according to claim 4, wherein said oxidizing step is performed so as to thicken a portion of said first gate insulating film, corresponding to ends of said first conductive film, as compared to a film thickness of another portion of said first gate insulating film.
- 6. A method of manufacturing a memory cell according to claim 5, wherein the impurity is ion-implanted such that said first semiconductor region has such an impurity concentration that a surface depletion of said first semiconductor region is reduced when a voltage is applied between said first semiconductor region and said first conductive film for transferring electrons from said first conductive film to said first semiconductor region by tunneling through said first gate insulating film.
- 7. A method of manufacturing a memory cell according to claim 6, wherein said first gate insulating film is made of a silicon oxide film, said first insulating film is made of a silicon oxide film, said semiconductor substrate is a silicon substrate, and said first semiconductor region has an n-type conductivity.
- 8. A method of manufacturing a memory cell according to claim 4, wherein the impurity is ion-implanted such that said first semiconductor region has such an impurity concentration that a surface depletion of said first semiconductor region is reduced when a voltage is applied between said first semiconductor region and said first conductive film for transferring electrons from said first conductive film to said first semiconductor region by tunneling through said first gate insulating film.
- 9. A method of manufacturing a memory cell according to claim 8, wherein said first gate insulating film is made of a silicon oxide film, said first insulating film is made of a silicon oxide film, said semiconductor substrate is a silicon substrate, and said first semiconductor region has an n-type conductivity.
- 10. A method of manufacturing a memory cell according to claim 1, wherein said oxidizing step is performed so as to thicken a portion of said first gate insulating film, corresponding to ends of said first conductive film, as compared to a film thickness of another portion of said first gate insulating film.
- 11. A method of manufacturing a memory cell according to claim 1, wherein said first gate insulating film is made of a silicon oxide film, said first insulating film is made of a silicon oxide film, said semiconductor substrate is a silicon substrate, and said first semiconductor region has an n-type conductivity.
Priority Claims (2)
Number |
Date |
Country |
Kind |
63-114420 |
May 1988 |
JPX |
|
63-152747 |
Jun 1988 |
JPX |
|
Parent Case Info
This application is a Continuation application of application Ser. No. 08/147,037, filed Nov. 4, 1993, now U.S. Pat. No. 5,445,980, which is a Continuation application of application Ser. No. 07/914,542, filed Jul. 16, 1992, abandoned, which is a Divisional application of application Ser. No. 07/794,648, filed Nov. 18, 1991, now U.S. Pat No. 5,153,144 which is a Continuation application of application Ser. No. 07/349,221, filed May 8, 1989 now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4698787 |
Mulcherjee |
Oct 1987 |
|
5153144 |
Komori et al. |
Oct 1992 |
|
5445980 |
Komori et al. |
Feb 1995 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
794648 |
Nov 1991 |
|
Continuations (3)
|
Number |
Date |
Country |
Parent |
147037 |
Nov 1993 |
|
Parent |
914542 |
Jul 1992 |
|
Parent |
349221 |
May 1989 |
|