Claims
- 1. A method of manufacturing a semiconductor integrated circuit device comprising the steps of:forming gate electrodes of memory transistors; forming source and drain regions of said memory transistors; forming first interlayer insulating films; forming first conductive plugs connecting to said source and drain regions; forming bit lines and first metal pads connecting to said first conductive plugs; forming second interlayer insulating films; forming second conductive plugs connecting to said first metal pads; forming capacitor storage electrodes connecting to said second conductive plugs; forming capacitor dielectric films; and forming capacitor plate electrodes; wherein the manufacturing process after forming said source and drain regions of said memory transistors is a process in which no temperature exceeding 500° C. is applied.
- 2. A method of manufacturing a semiconductor integrated circuit device according to claim 1, wherein the manufacturing process after the step of forming said bit lines and first metal pads is a process in which no temperature exceeding 500° C. is applied.
- 3. A method of manufacturing a semiconductor integrated circuit device according to claim 1, wherein the manufacturing process after the step of forming said bit lines and first metal pads is a process in which no temperature exceeding the softening temperature of the material of wires including said bit lines is applied.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-280957 |
Oct 1995 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional of application Ser. No. 09/051,978, filed on Apr. 24, 1998, now abandoned the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (3)