Kautz, "Cellular Logic-in-Memory Arrays",IEEE Transactions on Computers, vol. C-18, No. 8, Aug. 1969, pp. 719-727. |
Landgraff, R. et al., "Design of Diagnosable Iterative Arrays", IEEE Trans. on Computers, vol. C-20, No. 8, Aug. 1971, pp. 867-877. |
Hayes, J. et al., "Test Point Placement to Simplify Fault Detection", IEEE Trans. on Computers, vol. C-23, No. 7, Jul. 1974, pp. 727-735. |
Gardner, P., "Logic Array," IBM Technical Disclosue Bulletin, vol. 17, No. 6, Nov. 1974, pp. 1776-1778. |
Bennetts, R. et al., "Recent Developments in the Theory and Practice of Testable Logic Design", Computer, Jun. 1976, pp. 47-63. |
Jadus, D. et al. "Test Pad Multiplexing", IBM Technical Disclosure Bulletin, vol. 18, No. 7, Dec. 1975, pp. 2181-2182. |
Millman, J. et al., Microelectronics, McGraw-Hill, 987, TK 7874.M527, p. 133. |
IBM Technical Disclosure Bulletin, vol. 8, No. 5, Oct. 1965, "Voltage Checking Device", by G. Canard and A. Potocki, pp. 806-807. |
IEEE Journal of Solid-State Circuits, Marchand, J., "An Alterable Programmable Logic Array", vol. SC-20, No. 5, Oct. 1985, pp. 1061-1066. |
Millman, J., Microelectronics, copyright 1979, pp. 276-286. |
IBM Technical diclosure Bulletin vol. 18; No. 7, Dec. 1975, pp. 2181-2182, New York, US. |
IEEE Transactions on Circuits & Systems, vol. CAS-28, No. 11 Nov. 1981, pp. 1027-1032, IEEE New York, US. |
European Search Report, The Hauge, Nov. 18, 1986, EP 85 401583. |
"Fault Simulation" pp. 169-172, Nikkei Electronics, 1985, 6, 3, (No. 370). |
Communication Pursuant to Article 101(12) and Rule 58(1) to (4) EPC, dated Mar. 26, 1993. |
Revocation of the European Patent Pursuant to ART. 102(1) or ART. 102(3) EPC, dated Jan. 24, 1994. |
VLSI: New Architectural Horizons, COMPCON 80, Feb. 25-28, 1980, Twentieth IEEE Computer Society International Conference, CA, "Testing VLSI with Random Access Scan", Hisahige Ando, pp. 50-52. |
Reprinted from Proceedings of the IEEE, vol. 71, No. 1, Jan. 1983, IEEE, "Design for Testability-A Survey", Thomas W. Williams et al., pp. 311-388. |
1983 IEEE, "Design for Testability in the Amdahl 580", Kenneth D. Wagner, pp. 384-388. |
Integrated Electronics, McGraw-Hill, Millman-Halkias, "Transistor Characteristics", pp. 138-139; Field Effect Transistors, pp. 322-323; Digital Systems, pp. 632-637. |
IBM Technical Disclosure Bulletin, vol. 23, No. 8, Jan. 1981, "Kerf Testing of Embedded Structure Technologies", Kugler et al. pp. 3716-3719. |
IBM Technical Disclosure Bulletin, vol. 20, No. 4, Sep. 1977, "Test Site for a Semiconductor Masterslice", Esposito et al., pp. 1418-1419. |
IBM Technical Disclosure Bulletin, vol. 18, No. 4, Sep. 1975, "Test Ponts for Logic Checking", Herrell, pp. 1194-1195. |
IBM Technical Disclosure Bulletin, vol. 28, No. 4, Sep. 1985, "Generalized Scan Test Technique For VLSI Circuits", pp. 1600-1604. |