Claims
- 1. A method of manufacturing a semiconductor integrated circuit device, comprising the steps of:
- forming a plurality of first contact portions connected with a fundamental cell at a first arranging pitch in a first insulating layer arranged on the fundamental cell;
- forming a plurality of wiring lines of a first wiring layer on the first insulating layer;
- forming a plurality of second contact portions connected with the wiring lines of the first wiring layer in a second insulating layer; and
- forming a plurality of wiring lines of a second wiring layer connected with the second contact portions at a second arranging pitch on the second insulating layer on condition that the second pitch is less than the first pitch.
- 2. A method of manufacturing a semiconductor integrated circuit device according to claim 1 in which the step of forming a plurality of first contact portions comprises the steps of:
- preparing a plurality of candidates for a contact portion forming position at the first arranging pitch on each of elements of the fundamental cell;
- determining one selected position from the candidates as the contact portion forming position for each of the elements of the fundamental cell; and
- forming each of the first contact portions at the selected position.
- 3. A method of manufacturing a semiconductor integrated circuit device according to claim 1 in which the step of forming a plurality of second contact portions includes
- forming the second contact portions above the first contact portions.
- 4. A method of manufacturing a semiconductor integrated circuit device according to claim 1 in which the fundamental cell comprises a pair of p-channel field effect transistors and a pair of n-channel field effect transistors.
- 5. A method of manufacturing a semiconductor integrated circuit device according to claim 4 in which the first p-channel and n-channel field effect transistors are arranged to form a mirror symmetry with the second p-channel and n-channel field effect transistors and, at the same time, the first and the second p-channel field effect transistors are arranged to form another mirror symmetry with the first and the second n-channel field effect transistors.
- 6. A method of manufacturing a semiconductor integrated circuit device according to claim 4 in which the wiring lines of the second group are arranged at positions which equally divide a region between a central line of a back gate of one of the p-channel field effect transistors or the n-channel field effect transistors and a central line of a back gate of the other p-channel field effect transistor or the other n-channel field effect transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-289516 |
Nov 1995 |
JPX |
|
Parent Case Info
This application is a divisional application of U.S. patent application Ser. No. 08/694,521 now U.S. Pat. No. 5,866,923 filed Aug. 9, 1996.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2-86167 |
Mar 1990 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
694521 |
Aug 1996 |
|