Claims
- 1. A method to reduce a power consumption of a semiconductor integrated circuit comprising:providing the semiconductor integrated circuit comprising a plurality of circuit blocks including first and second circuit blocks, each of which has a standby state and an active state; setting the first circuit block to the standby state while the second circuit block is in the active state; and wherein a substrate voltage of a first MOS transistor of the first circuit block is set so that a threshold voltage of the first MOS transistor in the standby state becomes higher than the threshold voltage of the first MOS transistor in the active state, and a substrate voltage of a second MOS transistor of the second circuit block is set so that a threshold voltage of the second MOS transistor in the standby state becomes higher than the threshold voltage of the second MOS transistor in the active state.
- 2. The method to reduce the power consumption according to claim 1, wherein the semiconductor integrated circuit includes a third MOS transistor connected to the first MOS transistor in series and a fourth MOS transistor connected to the second MOS transistor in series.
- 3. The method to reduce the power consumption according to claim 2, further comprising:setting the third MOS transistor to be on state when the first circuit block is in the active state; and setting the third MOS transistor to be off state when the first circuit block is in the standby state;
- 4. The method to reduce the power consumption according to claim 2, further comprising:setting the fourth MOS transistor to be on state when the second circuit block is in the active state; and setting the fourth MOS transistor to be off state when the second circuit block is in the standby state.
Priority Claims (4)
Number |
Date |
Country |
Kind |
4-94070 |
Apr 1992 |
JP |
|
4-94077 |
Apr 1992 |
JP |
|
4-345901 |
Dec 1992 |
JP |
|
5-22392 |
Feb 1993 |
JP |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 10/051,013, filed Jan. 22, 2002, now U.S. Pat. No. 6,504,402, which is a continuation application of U.S. Ser. No. 09/766,979, filed Jan. 23, 2001, now U.S. Pat. No. 6,356,119, which is a continuation application of U.S. Ser. No. 09/291,977, filed Apr. 15, 1999, now U.S. Pat. No. 6,281,711, which is a continuation application of U.S. Ser. No. 09/123,480, filed Jul. 28, 1998, now U.S. Pat. No. 6,046,604, which is a continuation application of U.S. Ser. No. 08/653,248, filed May 24, 1996, now U.S. Pat. No. 5,828,235, which is a continuation application of U.S. Ser. No. 08/193,765, filed Feb. 8, 1994, now U.S. Pat. No. 5,583,457, which is a Continuation-In-Part of U.S. patent application Ser. No. 08/045,792, filed Apr. 14, 1993 now ABN.
US Referenced Citations (27)
Foreign Referenced Citations (10)
Number |
Date |
Country |
57-081728 |
May 1982 |
JP |
60-16021 |
Jan 1985 |
JP |
60-48525 |
Mar 1985 |
JP |
60-83421 |
May 1985 |
JP |
01-181225 |
Jul 1989 |
JP |
2-143608 |
Jun 1990 |
JP |
2-162824 |
Jun 1990 |
JP |
2-179121 |
Jul 1990 |
JP |
2-246516 |
Oct 1990 |
JP |
3-49409 |
Mar 1991 |
JP |
Non-Patent Literature Citations (12)
Entry |
Symposium on ULSI Circuits, Digest of Technical Papers, Jun. 1992, pp. 82-83. |
IEEE International Solid-State Circuits Conference, ISSCC Digest of Technical Papers, Feb. 1985, pp. 254-255 and 358-359. |
Nikkei Electronics, Sep. 2, 1991, pp. 106-107. |
1989 International Symposium on VLSI Technology, Systems and Application, Proceedings of Technical Papers, pp. 188-192 (May 1989). |
ISSCC Digest of Technical Papers, pp. 248-249, Feb. 1989. |
Reviews and Prospects of Deep Sub Micron DRAM Technology, 1991 International Conference on Solid State Devices and Materials, Yokohama 1991, pp. 468-471. |
Intro to VLSI Systems, “Scaling Down the Dimensions of MOS Circuits and Systems,” Mead et al, pp. 33-37, 1980. |
ISSCC93, Session 3, 256Mb DRAM Technologies for File Applications, G. Kitsukawa et al, published Feb. 24, 1993. |
Symp. VLSI Circ. 93, “Switched-Source-Impedance CMOS Circuit for Law Standby Substhreshold Current Giga-Scale LSI's.” M. Horiguchi et al, published May 19, 1993. |
Simp. VLSI Circ. 93, “Subthreshold-Current Reduction Circuits for Multi-Gigabit DRAM's, ” T. Hakata et al, publised May 19, 1993. |
Symp.VLSI Circ. 93, “Stand-by Active Mode Logic for Sub-1 V 1G/4Gb DRAMs.” D. Takashima et al, publised May 19, 1993. |
Mano. Computer Engineering: Hardware Design. Prentice Hall, pp. 122-124, 1988. |
Continuations (6)
|
Number |
Date |
Country |
Parent |
10/051013 |
Jan 2002 |
US |
Child |
10/283280 |
|
US |
Parent |
09/766979 |
Jan 2001 |
US |
Child |
10/051013 |
|
US |
Parent |
09/291977 |
Apr 1999 |
US |
Child |
09/766979 |
|
US |
Parent |
09/123480 |
Jul 1998 |
US |
Child |
09/291977 |
|
US |
Parent |
08/653248 |
May 1996 |
US |
Child |
09/123480 |
|
US |
Parent |
08/193765 |
Feb 1994 |
US |
Child |
08/653248 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/045792 |
Apr 1993 |
US |
Child |
08/193765 |
|
US |