Claims
- 1. A semiconductor integrated circuit device, comprising:a main circuit including a first MOSFET having source and drain regions of a first conductivity type; a substrate bias circuit to supply a substrate bias voltage to a first semiconductor region of a second conductivity type in which the source and drain regions of the first MOSFET are formed, the substrate bias voltage being variable from a forward bias voltage to a reverse bias voltage; and a current limiting circuit provided between the substrate bias circuit and the first semiconductor region to limit current flowing through the first semiconductor region, wherein the current limited by the current limiting circuit being such that it becomes increased when the substrate bias circuit supplies the forward bias voltage to the first semiconductor region, wherein the current limiting circuit includes at least one resistor, the resistor being formed of polysilicon layer or a diffusion layer.
- 2. The semiconductor integrated circuit device according to claim 1,wherein the current limited by the current limiting circuit includes a junction leakage current, the junction leakage current being such that it flows through a PN junction between the source region and the first semiconductor region in a forward direction.
- 3. The semiconductor integrated circuit device according to claim 1,wherein a second semiconductor region of the first conductivity type is provided adjacent to the first semiconductor region; wherein the current limited by the current limiting circuit includes a current flowing between a collector and an emitter of a parasitic bipolar transistor made by the source region of the first MOSFET, the first semiconductor region and the second semiconductor region.
- 4. The semiconductor integrated circuit device according to claim 1,wherein the current limiting circuit includes at least a second MOSFET, a source-drain path of the second MOSFET being provided between the substrate bias circuit and the first semiconductor region.
- 5. The semiconductor integrated circuit device according to claim 4,wherein a gate of the second MOSFET is applied with a variable voltage.
- 6. The semiconductor integrated circuit device according to claim 1,wherein the current limiting circuit includes a second MOSFET, and wherein the second MOSFET is coupled to a third MOSFET to form a current mirror circuit and through which a predetermined constant current flows.
- 7. The semiconductor integrated circuit device according to claim 1, further comprising:a selecting circuit to control an amount of the current limited by the current limiting circuit.
- 8. The semiconductor integrated circuit device according to claim 7,wherein the current limiting circuit includes a plurality of resistors coupled in parallel, and wherein the selecting circuit selects at least one of the plurality of resistors.
- 9. The semiconductor integrated circuit device according to claim 8,wherein resistance values of the plurality of resistors are different from each other.
- 10. The semiconductor integrated circuit device according to claim 7,wherein the current limiting circuit includes a plurality of second MOSFETs coupled in parallel, a source-drain path of each of the plurality of second MOSFETs being provided between the substrate bias circuit and the first semiconductor region, and wherein the selecting circuit selects at least one of the plurality of second MOSFETs.
- 11. The semiconductor integrated circuit device according to claim 10,wherein impedance values of the plurality of second MOSFETs are different from each other.
- 12. The semiconductor integrated circuit device according to claim 1, further comprising:a monitoring circuit to control the substrate bias voltage supplied to the first semiconductor region by the substrate bias circuit.
- 13. The semiconductor integrated circuit device according to claim 12,wherein the monitoring circuit includes a delay circuit including a second MOSFET and a phase/frequency comparator, the substrate bias voltage being supplied to a well of the second MOSFET, wherein a reference clock signal is inputted to the delay circuit, wherein the phase/frequency comparator compares the reference clock signal and a delayed signal outputted from the delay circuit and outputs a control signal, and wherein the substrate bias circuit controls the substrate bias voltage based on the control signal.
- 14. The semiconductor integrated circuit device according to claim 12,wherein the monitoring circuit includes an oscillation circuit including a second MOSFET and a phase/frequency comparator, the substrate bias voltage being supplied to a well of the second MOSFET, wherein the phase/frequency comparator compares a reference clock signal and an oscillation signal outputted from the oscillation circuit and outputs a control signal, and wherein the substrate bias circuit controls the substrate bias voltage based on the control signal.
Priority Claims (2)
Number |
Date |
Country |
Kind |
11-258792 |
Sep 1999 |
JP |
|
2000-116521 |
Apr 2000 |
JP |
|
Parent Case Info
This is a divisional of parent application Ser. No. 09/661,371 filed Sep. 13, 2000, now U.S. Pat. No. 6,466,077 the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (9)
Number |
Name |
Date |
Kind |
5003197 |
Nojima et al. |
Mar 1991 |
A |
5461338 |
Hirayama et al. |
Oct 1995 |
A |
5610533 |
Arimoto et al. |
Mar 1997 |
A |
5672995 |
Hirase et al. |
Sep 1997 |
A |
5838047 |
Yamauchi et al. |
Nov 1998 |
A |
5936563 |
Nakamura |
Aug 1999 |
A |
6046627 |
Itoh et al. |
Apr 2000 |
A |
6097113 |
Teraoka et al. |
Aug 2000 |
A |
6166577 |
Mizuno et al. |
Dec 2000 |
A |
Foreign Referenced Citations (2)
Number |
Date |
Country |
8-274620 |
Oct 1996 |
JP |
11122047 |
Apr 1999 |
JP |