Claims
- 1. A semiconductor integrated circuit device comprising:
- a first register for storing an input data signal;
- a second register for storing an output data signal;
- a data-processing circuit block disposed between said first register and said second register;
- a first phase-locked loop (PLL) circuit for supplying a first output clock signal to said first register in response to an input clock signal; and
- a second PLL circuit for supplying a second output clock signal to said second register in response to said input clock signal;
- said first register transferring said input data signal stored therein to said data-processing circuit block in response to said first output clock signal;
- said data-processing circuit block receiving to digitally process said input data signal from said first register and transferring said input data signal thus digitally-processed to said second register;
- said second register receiving to store said input data signal digitally-processed from said data-processing circuit block and transferring said input data signal stored therein as said output data signal to another device in response to said second output clock signal;
- said first PLL circuit receiving said input clock signal and supplying said first output clock signal to said first register while keeping a first phase difference between said input clock signal and said first output clock signal at a first constant; and
- said second PLL circuit receiving said input clock signal and supplying said second output clock signal to said second register while keeping a second phase difference between said input clock signal and said second output clock signal at a second constant.
- 2. A semiconductor integrated circuit device as claimed in claim 1, wherein
- said first PLL circuit generates a first phase-comparing signal based on said input clock signal and a second phase-comparing signal based on said first output clock signal, said first PLL circuit uses said first and second phase-comparing signals to keep said first phase difference between said input clock signal and said first output clock signal at said first constant; and
- said second PLL circuit generates a third phase-comparing signal based on said input clock signal and a fourth phase-comparing signal based on said second output clock signal, said second PLL circuit uses said third and fourth phase-comparing signals to keep said second phase difference between said input clock signal and said second output clock signal at said second constant.
- 3. A semiconductor integrated circuit device as claimed in claim 2, wherein
- said first phase-comparing signal and third phase-comparing signal are obtained by dividing in frequency said input clock signal by n where n is an integer;
- said second phase-comparing signal is obtained by dividing in frequency said first output clock signal by n; and
- said fourth phase-comparing signal is obtained by dividing in frequency said second output clock signal by n.
- 4. A semiconductor integrated circuit device as claimed in claim 2, further comprising:
- first phase-delaying means for delaying said second phase-comparing signal in phase by a first fixed phase amount;
- second phase-delaying means for delaying said third phase-comparing signal in phase by a second fixed phase amount; and
- third phase-delaying means for delaying said fourth phase-comparing signal in phase by a third fixed phase amount.
- 5. A semiconductor integrated circuit device as claimed in claim 4, wherein
- said first phase-delaying means and said second phase-delaying means are disposed outside said semiconductor integrated circuit device; and
- said third phase-delaying means is disposed in the semiconductor integrated circuit device.
- 6. A semiconductor integrated circuit device as claimed in claim 5, further comprising a clock signal distributing means for distributing said input clock signal to said semiconductor integrated circuit device;
- said first phase-delaying means is disposed in said clock signal distributing means; and
- said second phase-delaying means is disposed outside both said semiconductor integrated circuit device and said clock signal distributing means.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-156297 |
Jun 1993 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/253,062 filed Jun. 2, 1994.
US Referenced Citations (9)
Divisions (1)
|
Number |
Date |
Country |
Parent |
253062 |
Jun 1994 |
|