Claims
- 1. A semiconductor device comprising:
an input terminal receiving an external voltage; and a voltage formation circuit forming an internal voltage based on said external voltage, wherein said internal voltage has a first change rate in response to a change of said external voltage, when said external voltage is in a first voltage range, wherein said internal voltage has a second change rate in response to the change of said external voltage, when said external voltage is in a second voltage range, said second change rate being different from said first change rate, wherein said internal voltage has a third change rate in response to the change of said external voltage, when said external voltage is in a third voltage range, said third change rate being different from said second change rate, wherein said second voltage range is larger than said first voltage range, and wherein said third voltage range is larger than said second voltage range.
- 2. A semiconductor device according to claim 1,
wherein said first voltage range and said second voltage range are in series, and wherein said second voltage range and said third voltage range are in series.
- 3. A semiconductor device according to claim 1,
wherein said external voltage of said second voltage range is applied in a normal operation of said semiconductor device, and wherein said external voltage of said third voltage range is applied in a test operation of said semiconductor device.
- 4. A semiconductor device according to claim 3,
wherein said test operation is a burn-in test operation.
- 5. A semiconductor device according to claim 1,
wherein said second change rate is substantially 0.
- 6. A semiconductor device according to claim 1,
wherein said first change rate is different from said third change rate.
- 7. A semiconductor device according to claim 1,
wherein said first change rate is the same as said third change rate.
- 8. A semiconductor device according to claim 1,
wherein said internal voltage is applied to a P type well region of a semiconductor substrate of said semiconductor device.
- 9. A semiconductor device comprising:
an input terminal receiving an external voltage; and a voltage generation circuit generating an internal voltage based on said external voltage, said internal voltage being a negative voltage, wherein the absolute value of a change of said internal voltage in response to a change of said external voltage is a first value, when said external voltage is in a first voltage range, wherein the absolute value of the change of said internal voltage in response to the change of said external voltage is a second value, when said external voltage is in a second voltage range, said second value being smaller than said first value, wherein the absolute value of the change of said internal voltage in response to the change of said external voltage is a third value, when said external voltage is in a third voltage range, said third value being larger than said second value, wherein said second voltage range is larger than said first voltage range, and wherein said third voltage range is larger than said second voltage range.
- 10. A semiconductor device according to claim 9,
wherein said first voltage range and said second voltage range are in series, and wherein said second voltage range and said third voltage range are in series.
- 11. A semiconductor device according to claim 9,
wherein said external voltage of said second voltage range is applied in a normal operation of said semiconductor device, and wherein said external voltage of said third voltage range is applied in a test operation of said semiconductor device.
- 12. A semiconductor device according to claim 11, wherein
said test operation is a burn-in test operation.
- 13. A semiconductor device according to claim 9,
wherein said second value is substantially 0.
- 14. A semiconductor device according to claim 9,
wherein said first change rate is different from said third change rate.
- 15. A semiconductor device according to claim 9,
wherein said first change rate is the same as said third change rate.
- 16. A semiconductor device according to claim 9,
wherein said internal voltage is applied to a P type well region of a semiconductor substrate of said semiconductor device.
- 17. A semiconductor device comprising a voltage forming circuit receiving a first voltage and outputting a second voltage,
wherein said second voltage is a negative voltage, wherein said second voltage is a stable voltage, when said semiconductor device is in a normal operation, and wherein said second voltage changes in accordance with said first voltage, when said semiconductor device is in a test operation.
- 18. A semiconductor device according to claim 17, wherein
said test operation is a burn-in test operation.
- 19. A semiconductor device according to claim 17, wherein
said internal voltage is applied to a P type well region formed in a semiconductor substrate of said semiconductor device.
- 20. A semiconductor device comprising:
an input terminal receiving an external voltage; and a voltage generation circuit generating an internal voltage in accordance with said external voltage, said internal voltage being a negative voltage, wherein the absolute value of a change of said internal voltage in response to a change of said external voltage is a first value, when said external voltage is in a first voltage range, wherein the absolute value of the change of said internal voltage to the change of said external voltage is a second value, when said external voltage is in a second voltage range, said second value being larger than said first value, wherein said second voltage range is larger than said first voltage range, and wherein said external voltage of said first voltage range is applied in a normal operation of said semiconductor device.
- 21. A semiconductor device according to claim 20, wherein
said first voltage range and said second voltage range are in series.
- 22. A semiconductor device according to claim 20,
wherein said external voltage of said second voltage range is applied in a test operation of said semiconductor device.
- 23. A semiconductor device according to claim 22,
wherein said test operation is a burn-in test operation.
- 24. A semiconductor device according to claim 20, wherein
said first value is substantially 0.
- 25. A semiconductor device according to claim 20,
wherein said internal voltage is applied to a P type well region formed in a semiconductor substrate of said semiconductor device.
- 26. A semiconductor device according to claim 25, further comprising:
a plurality of memory cells each of which comprises an N-channel transistor having source and drain regions formed in said P type well region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-169050 |
Jun 1994 |
JP |
|
Parent Case Info
[0001] This application is a divisional of U.S. appln. Ser. No. 09/572,906, filed May 17, 2000, which is a continuation of U.S. appln. Ser. No. 08/823,167, filed Mar. 25, 1997 (now U.S. Pat. No. 6,078,084), which is a continuation of U.S. appln. Ser. No. 08/476,761, filed Jun. 7, 1995 (now U.S. Pat. No. 5,654,577); and the disclosures of all of which are hereby incorporated by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09572906 |
May 2000 |
US |
Child |
10091064 |
Mar 2002 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08823167 |
Mar 1997 |
US |
Child |
09572906 |
May 2000 |
US |
Parent |
08476761 |
Jun 1995 |
US |
Child |
08823167 |
Mar 1997 |
US |