Claims
- 1. A semiconductor memory comprising:a memory array having word lines, data lines and memory cells; a plurality of sense amplifiers connected to said data lines; a plurality of word drivers connected to said word lines; a drive circuit connected to said plurality of sense amplifiers; and a timing circuit which forms an operation timing signal for said drive circuit, wherein each of said plurality of word drivers comprises a first transistor with a gate insulation film having a first thickness, wherein said timing circuit comprises a second transistor with a gate insulation film having said first thickness, wherein said drive circuit comprises a third transistor with a gate insulation film having a second thickness smaller than said first thickness, wherein said first transistor is supplied with a first power supply voltage, and wherein said second and third transistors are supplied with a second power supply voltage lower than said first power supply voltage.
- 2. A semiconductor memory comprising:a memory array having word lines, data lines and memory cells; a plurality of sense amplifiers connected to said data lines; a plurality of word drivers connected to said word lines; a timing circuit which forms an operation timing signal said sense amplifiers, wherein each of said plurality of word drivers comprises a first transistor with a gate insulation film having a first thickness, wherein said timing circuit comprises a second transistor with a gate insulation film having said first thickness and a third transistor with a gate insulation film having a second thickness smaller than said first thickness, wherein said first transistor is supplied with a first power supply voltage, and wherein said second and third transistors are supplied with a second power supply voltage lower than said first power supply voltage.
- 3. A semiconductor memory comprising:a memory having word lines, data lines and dynamic memory cells; a plurality of sense amplifiers connected to said data lines; a plurality of word drivers connected to said word lines; a drive circuit connected to said plurality of sense amplifiers; and a timing circuit which forms an operation timing signal of said drive circuit; wherein said plurality of word drivers are supplied with a first power supply voltage, wherein said drive circuit and said timing circuit are supplied with a second power supply voltage lower than said first power supply voltage, wherein said plurality of word drivers are each comprised of a first transistor with a gate insulation film having a first thickness, wherein said timing circuit is comprised of a second transistor with a gate insulation film having said first thickness, and wherein said drive circuit is comprised of a third transistor with a gate insulation film having a second thickness smaller than said first thickness.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-114317 |
Apr 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 09/742,078, filed Dec. 22, 2000, now U.S. Pat. No. 6,288,967B2 which is a divisional of application Ser. No. 09/288,512, filed on Apr. 8, 1999, now U.S. Pat. No. 6,195,305 the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (21)
Foreign Referenced Citations (4)
Number |
Date |
Country |
8-181292 |
Jul 1996 |
JP |
411092197 |
Apr 1998 |
JP |
41154390 |
Jun 1999 |
JP |
411273348 |
Oct 1999 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/742078 |
Dec 2000 |
US |
Child |
09/907929 |
|
US |