Claims
- 1. A semiconductor integrated circuit device comprising:a first differential amplifier having a first non-inverting input terminal connected to a first input terminal for receiving an input signal, a first inverting input terminal connected to a second input terminal for receiving a reference signal and a first output terminal connected to a common node; a second differential amplifiers having a second non-inverting input terminal connected to said first input terminal, a second inverting input terminal connected to said second input terminal and a second output terminal connected to said common node; and a control circuit which operates one of said first differential amplifier and said second differential amplifier selectively on the basis of a signal of said common node.
- 2. A semiconductor integrated circuit device according to claim 1, wherein said control circuit prevents selectively one of said first differential amplifier and said second differential amplifier from receiving an operational current thereof.
- 3. A semiconductor integrated circuit device comprising:a first differential amplifier having a first non-inverting input terminal connected to a first input terminal for receiving an input signal of a first amplitude defined by a low voltage and a high voltage, a first inverting input terminal connected to a second input terminal for receiving a reference voltage and a first output terminal connected to a common node; a second differential amplifiers having a second non-inverting input terminal connected to said first input terminal, a second inverting input terminal connected to said second input terminal and a second output terminal connected to said common node; wherein said first differential amplifier includes an N-channel input MOSFET having a gate receiving said input signal; wherein said second differential amplifier includes a P-channel input MOSFET having a gate receiving said input signal; and wherein one of said first differential amplifier and said second differential amplifier selectively operated on the basis of a signal of said common node.
- 4. A semiconductor integrated circuit device according to claim 3,wherein said first differential amplifier is prevented from receiving an operational current thereof when said input signal has a voltage between said reference voltage and said high Voltage; and wherein said second differential amplifier is prevented from receiving an operational current thereof when said input signal has a voltage between said reference voltage and said low voltage.
- 5. A semiconductor integrated circuit device comprising:a first differential amplifier having a first non-inverting input terminal connected to a first input terminal for receiving an input signal of a first amplitude defined by a low voltage and a high voltage, a first inverting input terminal connected to a second input terminal for receiving a reference voltage and a first output terminal connected to a common node; a second differential amplifiers having a second non-inverting input terminal connected to said first input terminal, a second inverting input terminal connected to said second input terminal and a second output terminal connected to said common node; wherein said first differential amplifier includes an N-channel MOSFET having a gate connected to said first inverting input terminal; wherein said second differential amplifier includes a P-channel MOSFET having a gate connected to said second inverting input terminal; wherein said first differential amplifier is prevented from operating when said input signal has a voltage between said reference voltage and said high voltage; and wherein said second differential amplifier is prevented from operating when said input signal has a voltage between said reference voltage and said low voltage.
Priority Claims (2)
Number |
Date |
Country |
Kind |
11-039053 |
Feb 1999 |
JP |
|
11-210270 |
Jul 1999 |
JP |
|
Parent Case Info
This application is a continuation of application Ser. No. 09/497,280, filed Feb. 2, 2000.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5442277 |
Mori et al. |
Aug 1995 |
A |
5557221 |
Taguchi et al. |
Sep 1996 |
A |
5751186 |
Nakao |
May 1998 |
A |
6121812 |
Tsukikawa |
Sep 2000 |
A |
Foreign Referenced Citations (9)
Number |
Date |
Country |
3-219722 |
Sep 1991 |
JP |
5-48430 |
Feb 1993 |
JP |
6-104725 |
Apr 1994 |
JP |
6-104726 |
Apr 1994 |
JP |
7-7412 |
Jan 1995 |
JP |
7-143184 |
Jun 1995 |
JP |
7-240679 |
Sep 1995 |
JP |
9-172363 |
Jun 1997 |
JP |
10-173509 |
Jun 1998 |
JP |
Non-Patent Literature Citations (1)
Entry |
NEC Technical Report, vol. 50, No. 3, 1997, “Development Technology for Third-Generation 64-bit DRAM”. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/497280 |
Feb 2000 |
US |
Child |
09/987531 |
|
US |