Claims
- 1. A semiconductor integrated circuit device including a plurality of data paths comprising:a clock generator supplying clock signals through clock lines; a plurality of first flip-flops arranged on one of the plurality of data paths (113); a plurality of second flip-flops not arranged on any of the plurality of data paths (106, 109); and a plurality of stages of clock drivers furnished on the clock lines ranging from said clock signal generator to said plurality of first flip-flops and said plurality of second flip-flops; wherein a first clock driver (112) included in a last stage of said plurality of stages supplies clock signals to said plurality of first flip-flops; wherein a second clock driver (105) included in the last stage of said plurality of stages supplies clock signals to said plurality of second flip-flops; wherein said first clock driver has a function for controlling clock signal supplies and said second clock driver has no function for controlling clock signal supplies; and wherein each of said plurality of first flip-flops has no function for controlling clock signal supplies and at least one of said plurality of second flip-flops has function for controlling clock signal supplies.
- 2. A semiconductor integrated circuit device according to claim 1,wherein said plurality of second flip-flops are arranged in a random logic circuit or at a I/O pad portions.
- 3. A semiconductor integrated circuit device according to claim 1,wherein each of clock drivers of one of intermediate stage of said plurality of stages has a function for controlling clock signal supplies.
- 4. A semiconductor integrated circuit device comprising:a clock signal generator; a plurality of logic blocks each including a plurality of flip-flops for receiving clock signals from said clock signal generator through clock lines; and a plurality of stages of clock drivers furnished on clock lines ranging from said clock signal generator to said flip-flops; wherein an intermediate stage of said plurality of stages of clock drivers has clock drivers each having a function for controlling clock signal supplies to flip-flops of one of said plurality of logic blocks; wherein a last stage of said plurality of stages of clock drivers includes first clock drivers and second clock drivers; wherein each of said first clock drivers has a function for controlling clock signal supplies to flip-flops of a first logic block of said plurality of logic blocks and each of said second clock drivers does not have said function for controlling clock signal supplies to flip-flops of a second logic block of said plurality of logic blocks.
- 5. A semiconductor integrated circuit device according to claim 4, wherein said plurality of logic blocks includes data paths, random logic circuits and input/output circuits and wherein said first clock drivers are connected to flip-flops of data paths and said second clock drivers are connected to flips-flops of random logic circuits or input/output circuits.
- 6. A semiconductor integrated circuit device according to claim 5, wherein flip-flops of said data paths do not have a function for controlling clock signal supplies and flip-flops of said random logic circuits and said input/output circuits have a function for controlling clock signal supplies.
Priority Claims (1)
Number |
Date |
Country |
Kind |
09-359275 |
Dec 1997 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 09/209,006, filed on Dec. 11, 1998, now U.S. Pat. No. 6,246,277 the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (11)
Foreign Referenced Citations (2)
Number |
Date |
Country |
8-274260 |
Oct 1996 |
JP |
9-307069 |
Nov 1997 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/209006 |
Dec 1998 |
US |
Child |
09/861600 |
|
US |