Claims
- 1. A semiconductor device formed on a P-type substrate, comprising:
- a dynamic memory cell;
- a sense amplifier which amplifies a signal received from said dynamic memory cell;
- an external data output terminal; and
- a data output circuit which receives data from said sense amplifier and outputs said data to said external data output terminal,
- wherein a first P-well, a second P-well spaced from said first P-well and a third P-well spaced from said second P-well are in said P-type substrate,
- wherein said second P-well is in a first N-well formed in said P-type substrate,
- wherein a first N-channel MOSFET included in said sense amplifier has a source and a drain formed in said first P-well,
- wherein a second N-channel MOSFET included in said dynamic memory cell has a source and a drain formed in said second P-well,
- wherein a third N-channel MOSFET included in said data output circuit has a source and a drain formed in said third P-well,
- wherein a potential of said second P-well is different from a potential of said third P-well,
- wherein said first P-well is supplied with a ground potential, and
- wherein said potential of said second P-well is below said ground potential.
- 2. A semiconductor device according to claim 1, wherein said third P-well is outside said first N-well.
- 3. A semiconductor device according to claim 2, wherein said sense amplifier is supplied with said ground potential as a low side power supply voltage.
- 4. A semiconductor device according to claim 3, further comprising:
- an internal power supply circuit which produces an internal power supply voltage, being lower than an external power supply voltage, supplied to said sense amplifier as a high side power supply voltage.
- 5. A semiconductor device formed on a P-type substrate, comprising:
- a dynamic memory cell;
- a sense amplifier which amplifies a signal received from said dynamic memory cell;
- an external data output terminal; and
- a data output circuit which receives data from said sense amplifier and outputs said data to said external data output terminal,
- wherein said first P-well, a second P-well spaced from said first P-well and a third P-well spaced from said second P-well are in said P-type substrate,
- wherein said second P-well is in a first N-well formed in said P-type substrate,
- wherein a first N-channel MOSFET included in said sense amplifier has a source and a drain formed in said first P-well,
- wherein a second N-channel MOSFET included in said dynamic memory cell has a source and a drain formed in said second P-well,
- wherein a third N-channel MOSFET included in said data output circuit has a source and a drain formed in said third P-well,
- wherein a low side power supply voltage of said sense amplifier is supplied to said source of said first N-channel MOSFET and said first P-well,
- wherein a potential of said second P-well is lower than a potential of a low side voltage of a storage node of said dynamic memory cell.
- 6. A semiconductor device according to claim 5, wherein said third P-well is in a second N-well spaced from said first N-well.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-169050 |
Jun 1994 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/476,761, filed on Jun. 7, 1995, U.S. Pat. No. 5,654,577, Aug. 5, 1997.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5079613 |
Sawada et al. |
Jan 1992 |
|
5148255 |
Nakazato et al. |
Sep 1992 |
|
5654577 |
Nakamura et al. |
Aug 1997 |
|
Foreign Referenced Citations (9)
Number |
Date |
Country |
60-249584 |
Nov 1985 |
JPX |
61-231740 |
Sep 1986 |
JPX |
185949 |
Apr 1989 |
JPX |
1193507 |
Jul 1989 |
JPX |
229140 |
Feb 1990 |
JPX |
427394 |
Jan 1992 |
JPX |
0535615 |
Feb 1993 |
JPX |
5292179 |
Nov 1993 |
JPX |
7142314 |
May 1995 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
476761 |
Jun 1995 |
|