Claims
- 1. A semiconductor integrated circuit having an AND logic circuit which comprises:a NAND circuit which includes: parallel-connected first and second p-channel MOS FETs, where first and second input signals are respectively input into the gate electrodes of the FETs; and a first n-channel MOS FET, where the first input signal is input into the gate electrode and an inverted signal of the second input signal is input into the source electrode, and wherein the common drain electrode of the first and second p-channel MOS FETs and the drain electrode of the first n-channel MOS FET are connected; and an inverter circuit having a complementary MOS transistor structure for receiving an output signal from the NAND circuit and outputting an inverted signal of the received signal from an output terminal, where the complementary MOS transistor structure comprises a third p-channel MOS FET and a second n-channel MOS FET, and wherein among all the MOS FETs in the AND logic circuit, each FET other than the third p-channel MOS FET has a threshold voltage value lower than the threshold voltage value of the third p-channel MOS FET.
- 2. A semiconductor integrated circuit as claimed in claim 1, wherein the logic circuit is applied to a decoder circuit.
- 3. A semiconductor integrated circuit having an AND logic circuit which composes:a NAND circuit which includes: a first pMOS FET, where a fixed electric potential is applied to the gate electrode so as to keep the first MOS FET on; and a first n-channel MOS FET, where a first input signal is input into the gate electrode and a second inverted input signal is input into the source electrode; and wherein the drain electrode of the first p-channel MOS FET and the drain electrode of the first n-channel MOS FET are connected; and an inverter circuit having a complementary MOS transistor structure for receiving an output signal from the NAND circuit and outputting an inverted signal of the received signal from an output terminal, where the complementary MOS transistor structure comprises a second p-channel MOS FET and a second n-channel MOS FET, and wherein among all the MOS FETs in the AND logic circuit, each FET other than the second p-channel MOS FET has a threshold voltage value lower than the threshold voltage value of the second p-channel MOS FET.
- 4. A semiconductor integrated circuit as claimed in claim 3, wherein the logic circuit is applied to a decoder circuit.
- 5. A semiconductor integrated circuit having a NOR logic circuit which comprises:a first pMOS FET, where a first input signal is input into the gate electrode and an inverted signal of a second input signal is input into the source electrode; and parallel-connected first and second nMOS FETs, where the first and second input signals are respectively input into the gate electrodes of the FETs, and wherein: the drain electrode of first pMOS FET and the common drain electrode of the first and second nMOS FETs are connected; and the threshold voltage value of each of the MOS FETs is the NOR logic circuit may be decreased.
- 6. A semiconductor integrated circuit as claimed in claim 5, wherein the logic circuit is applied to a decoder circuit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-375831 |
Dec 1999 |
JP |
|
Parent Case Info
This application is a divisional application of U.S. application Ser. No. 10/357,752, filed Feb. 4, 2003, which is, in turn, a divisional application of U.S. application Ser. No. 09/741,304 filed Dec. 19, 2000, now U.S. Pat. No. 6,545,892.
US Referenced Citations (15)
Foreign Referenced Citations (15)
Number |
Date |
Country |
02-082716 |
Mar 1990 |
JP |
02-122726 |
May 1990 |
JP |
05-108194 |
Apr 1993 |
JP |
06-013574 |
Jan 1994 |
JP |
06-208790 |
Jul 1994 |
JP |
08-018020 |
Jan 1996 |
JP |
09-200036 |
Jul 1997 |
JP |
10-125878 |
May 1998 |
JP |
10-303370 |
Nov 1998 |
JP |
11-017132 |
Jan 1999 |
JP |
11-017522 |
Jan 1999 |
JP |
11-136121 |
May 1999 |
JP |
11-317505 |
Nov 1999 |
JP |
11-340438 |
Dec 1999 |
JP |
WO 0167609 |
Sep 2001 |
WO |