Claims
- 1. A semiconductor integrated circuit, comprising:
- a substrate;
- a signal source node disposed on said substrate;
- a plurality of gate blocks including a plurality of logic gates arranged on said substrate; and
- a parallel conductor transmission line including a first conductor and a second conductor extending parallel to each other, said first conductor having a plurality of signal paths each connected between said signal source node and corresponding one of said plurality of gate blocks, said plurality of signal paths having phase constants inversely proportional to the lengths of said signal paths.
- 2. A semiconductor integrated circuit as defined in claim 1 wherein the centers of each four of said plurality of gate blocks are located substantially at four apexes of a square.
- 3. A semiconductor integrated circuit as defined in claim 2 wherein each of said gate blocks has a signal input node connected to one of said plurality of signal paths, at least four logic gates located substantially at apexes of a square, and a second parallel conductor transmission line including second signal paths correspondingly to said four logic gates, said second signal paths having phase constants inversely proportional to the lengths of said second signal paths.
- 4. The semiconductor integrated circuit as defined in claim 1, wherein each of said plurality of signal paths produces substantially the same phase delay.
- 5. The semiconductor integrated circuit as defined in claim 1, wherein said substrate has a first surface and a second surface opposed to said first surface, and wherein said first conductor is formed on said first surface, and said second conductor is formed on said second surface, and wherein said parallel conductor transmission line further includes at least one high-impedance strip layer covering at least one of said plurality of signal paths.
- 6. The semiconductor integrated circuit as defined in claim 1, wherein said parallel conductor transmission line is implemented by a ground conductor formed on said substrate, a high-impedance layer formed on said ground conductor, and a microstrip conductor formed on said high-impedance layer and including a plurality of portions each corresponding to one of said plurality of signal paths.
- 7. The semiconductor integrated circuit as defined in claim 1, wherein the product of the phase constant and the length of each of said signal paths is the same.
- 8. A semiconductor integrated circuit comprising:
- a substrate;
- a signal source node disposed on said substrate;
- a plurality of gate blocks including a plurality of logic gates arranged on said substrate; and
- a parallel conductor transmission line including a plurality of signal paths overlying said substrate, each of said plurality of signal paths connected between said signal source node and a corresponding one of said plurality of gate blocks, said plurality of signal paths including a first signal path and a second signal path, said first signal path having a first length and a first phase constant at a certain frequency, said second signal path having a second length shorter than said first length and a second phase constant at said certain frequency, said second phase constant being larger than said first phase constant.
- 9. The semiconductor integrated circuit as defined in claim 8, wherein the product of the phase constant and the length of each of said signal paths is the same.
- 10. The semiconductor integrated circuit as defined in claim 8, wherein a first phase delay produced by said first signal path is substantially the same as a second phase delay produced by said second signal path.
- 11. The semiconductor integrated circuit as defined in claim 8, wherein said substrate has a first surface and a second surface opposed to said first surface, and wherein said parallel conductor transmission line includes a first conductor layer formed on said first surface, a second conductor layer formed on said second surface, said second conductor layer implementing said plurality of signal paths, and a first high-impedance strip layer and a second high-impedance strip layer covering said first signal path and said second signal path, respectively.
- 12. The semiconductor integrated circuit as defined in claim 11, wherein said first high-impedance strip layer is different from said second high-impedance strip layer in at least one of width and thickness thereof.
- 13. The semiconductor integrated circuit as defined in claim 11, wherein a first phase delay produced by said first signal path is substantially the same as a second phase delay produced by said second signal path.
- 14. The semiconductor integrated circuit as defined in claim 8, wherein said parallel conductor transmission line is implemented by a co-planar waveguide including a pair of parallel conductors formed on said substrate and implementing said plurality of signal paths and a plurality of high-impedance strip layers each covering a portion of said pair of conductors along one of said plurality of signal paths, said plurality of high-impedance strip layers including a first high-impedance strip layer and a second high-impedance strip layer covering said first signal path and said second signal path, respectively.
- 15. The semiconductor integrated circuit as defined in claim 14, wherein said first high-impedance strip layer is different from said second high-impedance strip layer in at least one of width and thickness thereof.
- 16. The semiconductor integrated circuit as defined in claim 15, wherein a first phase delay produced by said first signal path is substantially the same as a second phase delay produced by said second signal path.
- 17. The semiconductor integrated circuit as defined in claim 8, wherein said parallel conductor transmission line is implemented by a ground conductor formed on said substrate, a high-impedance layer formed on said ground conductor, and a microstrip conductor formed on said high-impedance layer and including a plurality of portions each corresponding to one of said plurality of signal paths.
- 18. The semiconductor integrated circuit as defined in claim 17, wherein said high-impedance layer has a dielectric constant higher than the dielectric constant of said substrate.
- 19. The semiconductor integrated circuit as defined in claim 17, wherein a phase delay produced by said first signal path is substantially the same as a second phase delay produced by said second signal path.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-175250 |
Jul 1993 |
JPX |
|
5-207489 |
Aug 1993 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/266,587 filed Jun. 28, 1994 now U.S. Pat. No. 5,448,208.
US Referenced Citations (5)
Non-Patent Literature Citations (1)
Entry |
Halliday et al.; "Fundamentals of Physics", 2nd Edition; .COPYRGT.1970, 1974 and 1981 by John Wiley & Sons, Inc.; pp. 484, 485, 594 and 595. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
266587 |
Jun 1994 |
|