Claims
- 1. A semiconductor memory device, comprising:
- a semiconductor substrate having a main surface including a first portion, a second portion and a third portion between said first and second portions;
- a first memory array positioned at said first portion of said main surface of said semiconductor substrate, and a second memory array positioned at said second portion of said main surface of said semiconductor substrate, wherein each of said first and second memory arrays includes:
- memory cells arranged in row and column directions, each of the memory cells having a MISFET and a capacitor element coupled in series, said MISFET having a gate electrode, a source region and a drain region, and said capacitor element having a first electrode coupled to one of said source and drain regions of said MISFET, a second electrode and a dielectric layer between said first and second electrodes, wherein said second electrode extends over said gate electrode of said MISFET;
- first word lines extending in said row direction from said first portion to said second portion continuously, each first word line being unitary with said gate electrodes of said MISFETs in said memory cells arranged in the row direction in said first and second memory arrays;
- data lines formed over said first word lines and extending in the column direction, each data line being connected to the other of said source and drain regions of said MISFET of the memory cells arranged in the column direction in said first and second memory arrays;
- second word lines formed over said first word lines and extending in the row direction from said first portion to said second portion continuously, each second word line being over said second electrodes of said capacitors provided in said first and second memory arrays, said second word lines comprising a conductive layer having lower resistivity than that of said first word lines; and
- an inter-layer conductive strip formed over said first word lines and under said second word lines, over said main surface of the semiconductor substrate, said inter-layer conductive strip electrically connecting said first word lines to said second word lines at said third portion.
- 2. A semiconductor memory device according to claim 1, further comprising:
- an insulating film positioned between said second word line and said inter-layer conductive strip, said insulating film having a through hole filled with a conductive material; and
- a further conductive strip formed over said first word lines and under said inter-layer conductive strip, wherein said further conductive strip is positioned below said through hole formed in said insulating film.
- 3. A semiconductor memory device according to claim 1, wherein said second word lines are formed of a composite film of a lower transition metal layer, an aluminum or aluminum alloy layer and an upper transition metal layer.
- 4. A semiconductor memory device according to claim 3, wherein the first word lines include a film of polycrystalline silicon.
- 5. A semiconductor memory device according to claim 1, wherein the inter-layer conductive strip extends in the row direction.
- 6. A semiconductor memory device according to claim 1, wherein the inter-layer conductive strip is electrically connected respectively to the first word lines and the second word lines via first contact holes and second contact holes, a projection of the first contact holes on the main surface being spaced from a projection of the second contact holes on the main surface.
- 7. A semiconductor memory device according to claim 1, wherein said second electrode of each capacitor is extended so as to overlie said third portion.
- 8. A semiconductor memory device according to claim 1, further comprising a field insulating film formed at said third portion, the first word lines extending over said field insulating film.
- 9. A semiconductor memory device according to claim 1, further comprising peripheral circuits, and a guardring section provided in the semiconductor substrate between the first and second memory arrays and the peripheral circuits.
- 10. A semiconductor memory device according to claim 9, further comprising at least one leveling layer, formed of conductive material, overlying the guardring section.
- 11. A semiconductor memory device according to claim 10, wherein the conductive material of the at least one leveling layer is formed from same layers as the layers from which at least one of the first and second electrodes of the capacitor element is formed.
Priority Claims (2)
Number |
Date |
Country |
Kind |
1-65848 |
Mar 1989 |
JPX |
|
1-69069 |
Mar 1989 |
JPX |
|
Parent Case Info
This is a Continuation application of Ser. No. 08/674,185, filed Jul. 1, 1996, now Pat. No. 5,734,188, which is a Divisional application of application Ser. No. 08/443,027, filed May 17, 1995, now abandoned, which is a Continuation application of application Ser. No. 08/112,719 filed Aug. 27, 1993, now abandoned, which is a Divisional application of application Ser. No. 07/881,314, filed May 7, 1992 (now U.S. Pat. No. 5,264,712), which is a Continuation application of application Ser. No. 07/496,537, filed Mar. 20, 1990, now abandoned, and this application is a Continuation-in-part application of application Ser. No. 08/620,867, filed Mar. 25, 1996, which is a Continuation application of application Ser. No. 08/254,562, filed Jun. 6, 1994, now U.S. Pat. No. 5,504,029, which is a Divisional application of application Ser. No. 07/894,351, now abandoned, filed Jun. 4, 1992, which is a Divisional application of application Ser. No. 07/246,514, filed Sep. 19, 1988, now U.S. Pat. No. 5,153,685.
US Referenced Citations (26)
Foreign Referenced Citations (15)
Number |
Date |
Country |
56-21363 |
Feb 1981 |
JPX |
56-70657 |
Jun 1981 |
JPX |
60-258793 |
Dec 1985 |
JPX |
61-6858 |
Jan 1986 |
JPX |
61-95563 |
May 1986 |
JPX |
61-183952 |
Aug 1986 |
JPX |
62-224076 |
Feb 1987 |
JPX |
62-117361 |
May 1987 |
JPX |
62-119961 |
Jun 1987 |
JPX |
62-145862 |
Jun 1987 |
JPX |
62-298159 |
Dec 1987 |
JPX |
63-193555 |
Aug 1988 |
JPX |
63-281457 |
Nov 1988 |
JPX |
64-4059 |
Jan 1989 |
JPX |
2208964 |
Aug 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Nikkei Micro-Devices, May Issue, 1987, pp. 27-28. |
Divisions (4)
|
Number |
Date |
Country |
Parent |
443027 |
May 1995 |
|
Parent |
881314 |
May 1992 |
|
Parent |
894351 |
Jun 1992 |
|
Parent |
246514 |
Sep 1988 |
|
Continuations (4)
|
Number |
Date |
Country |
Parent |
674185 |
Jul 1996 |
|
Parent |
112719 |
Aug 1993 |
|
Parent |
496537 |
Mar 1990 |
|
Parent |
254562 |
Jun 1994 |
|