Claims
- 1. A semiconductor integrated circuit comprising:
- an internal voltage generating circuit for generating an internal voltage based on an external voltage in response to one of a plurality of periodic signals;
- a plurality of detecting circuits respectively corresponding to different predetermined detection levels that are in ascending order of magnitude, each of said detecting circuits being operable to issue a detection signal when said internal voltage issued from said internal voltage generating circuit reaches the corresponding predetermined detection level;
- a plurality of periodic signal supply circuits provided correspondingly to said plurality of detecting circuits for issuing said periodic signals having different frequencies, respectively; and
- a selecting circuit, in accordance with said detection signals, for selectively supplying said internal voltage generating circuit with a periodic signal of lower frequency from among said periodic signals as said internal voltage approaches a target level.
- 2. The semiconductor integrated circuit according to claim 1, wherein
- at least one of said plurality of periodic signal supply circuits includes an external terminal supplied with an external control signal.
- 3. The semiconductor integrated circuit according to claim 2, wherein
- each of the others of said periodic signal supply circuits switches from an active state to an inactive state in response to said detection signal issued from a corresponding one of said detecting circuits.
- 4. The semiconductor integrated circuit according to claim 3, wherein
- said internal voltage is higher than an external power supply voltage.
- 5. The semiconductor integrated circuit according to claim 3, wherein
- said internal voltage is lower than a ground voltage.
- 6. The semiconductor integrated circuit according to claim 2, wherein
- said internal voltage is higher than an external power supply voltage.
- 7. The semiconductor integrated circuit according to claim 2, wherein
- said internal voltage is lower than a ground voltage.
- 8. The semiconductor integrated circuit according to claim 1, wherein
- at least one of said plurality of periodic signal supply circuits includes:
- an external terminal supplied with an external clock signal, and
- a frequency divider connected to said external terminal for frequency-dividing said external clock signal.
- 9. The semiconductor integrated circuit according to claim 8, wherein
- each of the others of said periodic signal supply circuits switches from an active state to an inactive state in response to said detection signal issued from a corresponding one of said detecting circuits.
- 10. The semiconductor integrated circuit according to claim 9, wherein
- said internal voltage is higher than an external power supply voltage.
- 11. The semiconductor integrated circuit according to claim 9, wherein
- said internal voltage is lower than a ground voltage.
- 12. The semiconductor integrated circuit according to claim 8, wherein
- said internal voltage is higher than an external power supply voltage.
- 13. The semiconductor integrated circuit according to claim 8, wherein
- said internal voltage is lower than a ground voltage.
- 14. The semiconductor integrated circuit according to claim 1, wherein
- each of said periodic signal supply circuits switches from an active state to an inactive state in response to said detection signal issued from a corresponding one of said detecting circuits.
- 15. The semiconductor integrated circuit according to claim 14, wherein
- said internal voltage is higher than an external power supply voltage.
- 16. The semiconductor integrated circuit according to claim 14, wherein
- said internal voltage is lower than a ground voltage.
- 17. The semiconductor integrated circuit according to claim 1, wherein
- said internal voltage is higher than an external power supply voltage.
- 18. The semiconductor integrated circuit according to claim 1, wherein
- said internal voltage is lower than a ground voltage.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-053577(P) |
Mar 1997 |
JPX |
|
Parent Case Info
This application is related to the copending U.S. patent application Ser. No. 08/688,077 which was filed on Jul. 29, 1996 and was assigned to the same assignee as the present invention.
US Referenced Citations (4)
Foreign Referenced Citations (2)
Number |
Date |
Country |
60-193369 |
Oct 1985 |
JPX |
63-224665 |
Sep 1988 |
JPX |
Non-Patent Literature Citations (2)
Entry |
"A 35ns 64Mb DRAM using On-Chip boosted Power Supply", Doug-Jae Lee et al.., 1992 Symposium on VLSI Circuits Digest of Technical Papers, pp. 64-65 (month unavailable. |
"Applications of a High-Voltage Pumped Supply for Low-Power DRAM", R.C. Foss et al.., 1992 Symposium on VLSI Circuits Digest of Technical papers, pp. 106-107 (month unavailable). |