Claims
- 1. A semiconductor integrated circuit comprising:a potential generation circuit generating two reference potentials within a range of an amplitude of an input signal, and the two reference potentials interposing an intermediate amplitude value of said input signal; a first differential amplification unit, including first differential transistors, one receiving said input signal and the other receiving one of the reference potentials, for differentially amplifying said input signal; a second differential amplification unit, including second differential transistors, one receiving said input signal and the other receiving the other of the reference potentials, for differentially amplifying said input signal; and a selection circuit selecting the outputs of said first and second differential amplification units, wherein the threshold values of one and the other transistors in said first and second differential transistors are mutually different.
- 2. A semiconductor integrated circuit comprising differential transistors for outputting a signal corresponding to a difference between an input signal and a reference potential corresponding to an intermediate amplitude value of said input signal, wherein the threshold values of said differential transistors are mutually different, wherein a transistor is used as the load of said differential transistors, and conductivity of said load transistor is controlled by the output of an input circuit inclusive of said differential transistors.
- 3. A semiconductor integrated circuit according to claim 2, wherein conductivity of said load transistor is reduced for a predetermined time from the rise and fall timings of the output of said input circuit.
- 4. A semiconductor integrated circuit according to claim 2, further comprising a potential generation circuit generating a potential within a range of a maximum amplitude of said input signal and different from said intermediate amplitude value of said input signal, wherein the potential generated by said potential generation circuit is used in place of said reference potential.
Priority Claims (7)
Number |
Date |
Country |
Kind |
4-154986 |
Jun 1992 |
JP |
|
4-154990 |
Jun 1992 |
JP |
|
4-178436 |
Jul 1992 |
JP |
|
4-210383 |
Aug 1992 |
JP |
|
4-211409 |
Aug 1992 |
JP |
|
5-007083 |
Jan 1993 |
JP |
|
5-112793 |
May 1993 |
JP |
|
Parent Case Info
This is a Division of Application No. 09/474,702 filed Dec. 29. 1999, now U.S. Pat. No. 6,492,846, which in turn is a Divisional of Application No. 08/718,045 now U.S. Pat. No. 6,034,555, filed Sep. 13, 1996 which in turn is a Divisional of Parent Application No. 08/076,434, now U.S. Pat. No. 5,557,221, filed Jun. 14, 1993. The disclosure of the prior applications is hereby incorporated by reference herein in its entirety.
US Referenced Citations (18)
Foreign Referenced Citations (21)
Number |
Date |
Country |
0 105 685 |
Apr 1984 |
EP |
0 366 991 |
Sep 1990 |
EP |
0 482 336 |
Apr 1992 |
EP |
56-142119 |
Oct 1981 |
JP |
360075119 |
Apr 1985 |
JP |
61-19227 |
Jan 1986 |
JP |
61-112424 |
May 1986 |
JP |
61-121033 |
Jul 1986 |
JP |
62-178015 |
Aug 1987 |
JP |
62-208715 |
Sep 1987 |
JP |
63-018719 |
Jan 1988 |
JP |
63-114319 |
May 1988 |
JP |
01-160213 |
Jun 1989 |
JP |
1-191517 |
Aug 1989 |
JP |
2-147933 |
Dec 1990 |
JP |
37424 |
Jan 1991 |
JP |
4-3618 |
Jan 1992 |
JP |
418810 |
Jan 1992 |
JP |
04-049714 |
Feb 1992 |
JP |
4156715 |
May 1992 |
JP |
4-258020 |
Sep 1992 |
JP |
Non-Patent Literature Citations (8)
Entry |
Patent Abstracts of Japan, vol. 011, No. 130; JP 61-274511. |
Patent Abstracts of Japan, vol. 012, No. 357; JP 63-114319. |
Patent Abstracts of Japan, vol. 013, No. 483; JP 01-191517. |
Patent Abstracts of Japan, 015, No. 479; JP 03-206711. |
Patent Abstracts of Japan, vol. 010, No. 297; JP 61-11242. |
Patent Abstracts of Japan, vol. 016, No. 447; JP 04-156715. |
4-156715, Issued May 29, 1992, Abstract. |
3-7424, Issued Jan. 1, 1991, Abstract. |