Claims
- 1. A semiconductor integrated circuit with protecting against electrostatic breakdown, wherein CMIS circuit having a pMIS transistor and an nMIS transistor provided adjacent to each other are arranged on a substrate and a gate line of the pMIS transistor and the nMIS transistor is common, comprising:
- a pn junction formed between a first conduction type region formed on the substrate and a second conduction type, which is opposite type to said first conduction type, formed around said first conduction type region in the substrate, said pn junction being arranged within a clearance region between the pMIS transistor and the nMIS transistor; and
- an input signal line a part of which is arranged within said clearance region in a metal wiring layer and connected to both said gate line and said first conduction type region through a contact hole formed from said metal wiring layer to the surface of said first conduction type region.
Priority Claims (3)
Number |
Date |
Country |
Kind |
5-023119 |
Feb 1993 |
JPX |
|
5-058469 |
Mar 1993 |
JPX |
|
5-218863 |
Sep 1993 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/194,988, filed Feb. 14, 1994, now U.S. Pat. No. 5,500,542.
US Referenced Citations (2)
Foreign Referenced Citations (14)
Number |
Date |
Country |
53-126875 |
Nov 1978 |
JPX |
54-80090 |
Jun 1979 |
JPX |
58-30160 |
Feb 1983 |
JPX |
59-11670 |
Jan 1984 |
JPX |
60-158644 |
Aug 1985 |
JPX |
62-81048 |
Apr 1987 |
JPX |
1-114064 |
May 1989 |
JPX |
2-267961 |
Nov 1990 |
JPX |
3-203363 |
Sep 1991 |
JPX |
3-291934 |
Dec 1991 |
JPX |
4-34963 |
Feb 1992 |
JPX |
4-206768 |
Jul 1992 |
JPX |
4-260366 |
Sep 1992 |
JPX |
5-315552 |
Nov 1993 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
194988 |
Feb 1994 |
|